

# ADC121S051 Single Channel, 200 to 500 ksps, 12-Bit A/D Converter

Check for Samples: ADC121S051

## **FEATURES**

- Specified Over a Range of Sample Rates.
- 6-lead WSON and SOT-23 Packages
- Variable Power Management
- Single Power Supply with 2.7V 5.25V Range
- SPI™/QSPI™/MICROWIRE/DSP Compatible

#### **APPLICATIONS**

- Portable Systems
- Remote Data Acquisition
- Instrumentation and Control Systems

#### **KEY SPECIFICATIONS**

- DNL +0.5/-0.25 LSB (typ)
- INL +0.45/-0.40 LSB (typ)
- SNR 72.0 dB (typ)
- Power Consumption
  - 3.6V Supply 1.7 mW (typ)
  - 5.25V Supply 8.7 mW (typ)

#### DESCRIPTION

The ADC121S051 is a low-power, single channel CMOS 12-bit analog-to-digital converter with a high-speed serial interface. Unlike the conventional practice of specifying performance at a single sample rate only, the ADC121S051 is fully specified over a sample rate range of 200 ksps to 500 ksps. The converter is based upon a successive-approximation register architecture with an internal track-and-hold circuit.

The output serial data is straight binary, and is compatible with several standards, such as SPI™, QSPI™, MICROWIRE, and many common DSP serial interfaces.

The ADC121S051 operates with a single supply that can range from +2.7V to +5.25V. Normal power consumption using a +3.6V or +5.25V supply is 1.7 mW and 8.7 mW, respectively. The power-down feature reduces the power consumption to as low as 2.6  $\mu$ W using a +5.25V supply.

The ADC121S051 is packaged in 6-lead WSON and SOT-23 packages. Operation over the industrial temperature range of −40°C to +85°C is ensured.

# PIN COMPATIBLE ALTERNATIVES BY RESOLUTION AND SPEED(1)

| Resolution |                | Specified for Sample Rate Ra | nge of:            |
|------------|----------------|------------------------------|--------------------|
|            | 50 to 200 ksps | 200 to 500 ksps              | 500 ksps to 1 Msps |
| 12-bit     | ADC121S021     | ADC121S051                   | ADC121S101         |
| 10-bit     | ADC101S021     | ADC101S051                   | ADC101S101         |
| 8-bit      | ADC081S021     | ADC081S051                   | ADC081S101         |

<sup>(1)</sup> All devices are fully pin and function compatible.

#### **Connection Diagram**



Figure 1. 6-Lead SOT-23 or WSON See DBV or NGF Package

AAA

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **Block Diagram**



Figure 2.

**Table 1. PIN DESCRIPTIONS AND EQUIVALENT CIRCUITS** 

| Pin No.      | Symbol          | Description                                                                                                                                                                                           |
|--------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANALOG I/O   |                 |                                                                                                                                                                                                       |
| 3            | V <sub>IN</sub> | Analog input. This signal can range from 0V to V <sub>A</sub>                                                                                                                                         |
| DIGITAL I/O  | •               |                                                                                                                                                                                                       |
| 4            | SCLK            | Digital clock input. This clock directly controls the conversion and readout processes.                                                                                                               |
| 5            | SDATA           | Digital data output. This clock directly controls the conversion and readout processes.                                                                                                               |
| 6            | CS              | Chip select. On the falling edge of CS, a conversion process begins.                                                                                                                                  |
| POWER SUPPLY |                 |                                                                                                                                                                                                       |
| 1            | V <sub>A</sub>  | Positive supply pin. This pin should be connected to a quiet +2.7V to +5.25V source and bypassed to GND with a 1 µF capacitor and a 0.1 µF monolithic capacitor located within 1 cm of the power pin. |
| 2            | GND             | The ground return for the supply and signals.                                                                                                                                                         |
| PAD          | GND             | For package suffix CISD(X) only, it is recommended that the center pad should be connected to ground.                                                                                                 |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



# Absolute Maximum Ratings (1)(2)(3)

RUMENTS

| Analog Supply Voltage V <sub>A</sub>                             | -0.3V to 6.5V                   |
|------------------------------------------------------------------|---------------------------------|
| Voltage on Any Digital Pin to GND                                | -0.3V to 6.5V                   |
| Voltage on Any Analog Pin to GND                                 | -0.3V to (V <sub>A</sub> +0.3V) |
| Input Current at Any Pin (4)                                     | ±10 mA                          |
| Package Input Current (4)                                        | ±20 mA                          |
| Power Consumption at T <sub>A</sub> = 25°C                       | See (5)                         |
| ESD Susceptibility <sup>(6)</sup> Human Body Model Machine Model | 3500V<br>300V                   |
| Junction Temperature                                             | +150°C                          |
| Storage Temperature                                              | -65°C to +150°C                 |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) All voltages are measured with respect to GND = 0V, unless otherwise specified.
- (4) When the input voltage at any pin exceeds the power supply (that is, V<sub>IN</sub> < GND or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to 10 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to two. The Absolute Maximum Rating specification does not apply to the V<sub>A</sub> pin. The current into the V<sub>A</sub> pin is limited by the Analog Supply Voltage specification.
- (5) The absolute maximum junction temperature  $(T_J max)$  for this device is 150°C. The maximum allowable power dissipation is dictated by  $T_J max$ , the junction-to-ambient thermal resistance  $(\theta_{JA})$ , and the ambient temperature  $(T_A)$ , and can be calculated using the formula  $P_D max = (T_J max T_A) / \theta_{JA}$ . The values for maximum power dissipation listed above will be reached only when the device is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.
- (6) Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through zero ohms.

# Operating Ratings<sup>(1)(2)</sup>

| Operating Natings                                               |                                |
|-----------------------------------------------------------------|--------------------------------|
| Operating Temperature Range                                     | -40°C ≤ T <sub>A</sub> ≤ +85°C |
| V <sub>A</sub> Supply Voltage                                   | +2.7V to +5.25V                |
| Digital Input Pins Voltage Range (regardless of supply voltage) | -0.3V to +5.25V                |
| Analog Input Pins Voltage Range                                 | 0V to V <sub>A</sub>           |
| Clock Frequency                                                 | 25 kHz to 20 MHz               |
| Sample Rate                                                     | up to 1Msps                    |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) All voltages are measured with respect to GND = 0V, unless otherwise specified.

# Package Thermal Resistance<sup>(1)</sup>

| Package                                                                       | $\theta_{JA}$                                          |
|-------------------------------------------------------------------------------|--------------------------------------------------------|
| 6-lead WSON                                                                   | 94°C / W                                               |
| 6-lead SOT-23                                                                 | 265°C / W                                              |
| Soldering process must comply with Reflow Temperature Profile specifications. | Refer to www.ti.com and http://www.ti.com/lit/SNOA549. |

(1) Reflow temperature profiles are different for lead-free and non-lead-free packages.



# ADC121S051 Converter Electrical Characteristics (1)(2)

The following specifications apply for  $V_A = +2.7V$  to 5.25V,  $f_{SCLK} = 4$  MHz to 10 MHz,  $f_{SAMPLE} = 200$  ksps to 500 ksps,  $C_L = 15$  pF, unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}:** all other limits  $T_A = 25^{\circ}C$ .

| Symbol           | s otherwise noted. Boldface limits ap          | Conditions                                                                        | Typical             | Limits | Units          |  |
|------------------|------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|--------|----------------|--|
| STATIC (         | CONVERTER CHARACTERISTICS                      |                                                                                   |                     |        | I.             |  |
|                  | Resolution with No Missing Codes               |                                                                                   |                     | 12     | Bits           |  |
|                  |                                                | V                                                                                 | +0.45               | 4.0    | LSB (max)      |  |
|                  | Internal Navi Property                         | $V_A = +2.7V$ to $+3.6V$                                                          | -0.40               | ±1.0   | LSB (min)      |  |
| INL              | Integral Non-Linearity                         | V 4.75 to 05V                                                                     | +0.75               |        | LSB (max)      |  |
|                  |                                                | $V_A = +4.75 \text{ to } +5.25 \text{V}$                                          | -0.45               |        | LSB (min)      |  |
|                  |                                                | V .0.7V45 .2.0V                                                                   | +0.50               | +1.0   | LSB (max)      |  |
| DNII             | Differential New Linearity                     | $V_A = +2.7V$ to $+3.6V$                                                          | -0.25               | -0.9   | LSB (min)      |  |
| DNL              | Differential Non-Linearity                     | V 4.75 to . 5.25 V                                                                | +0.80               |        | LSB (max)      |  |
|                  |                                                | $V_A = +4.75 \text{ to } +5.25 \text{V}$                                          | -0.50               |        | LSB (min)      |  |
| .,               | O#                                             | $V_A = +2.7V \text{ to } +3.6V$                                                   | -0.18               | ±1.2   | L CD (*** ***) |  |
| $V_{OFF}$        | Offset Error                                   | $V_A = +4.75 \text{ to } +5.25 \text{V}$                                          | +1.9                |        | LSB (max)      |  |
| GE               | Coin France                                    | $V_A = +2.7V \text{ to } +3.6V$                                                   | -0.62               | ±1.5   | LCD (may)      |  |
| GE               | Gain Error                                     | $V_A = +4.75 \text{ to } +5.25 \text{V}$                                          | -1.50               |        | LSB (max)      |  |
| DYNAMI           | C CONVERTER CHARACTERISTICS                    |                                                                                   |                     | •      | •              |  |
| SINAD            | Signal-to-Noise Plus Distortion Ratio          | $V_A = +2.7V$ to 5.25V<br>$f_{IN} = 100$ kHz, $-0.02$ dBFS                        | 72                  | 70     | dB (min)       |  |
| SNR              | Signal-to-Noise Ratio                          | $V_A = +2.7V$ to 5.25V<br>$f_{IN} = 100$ kHz, $-0.02$ dBFS                        | 72                  | 70.8   | dB (min)       |  |
| THD              | Total Harmonic Distortion                      | $V_A = +2.7V \text{ to } 5.25V$<br>$f_{IN} = 100 \text{ kHz}, -0.02 \text{ dBFS}$ | -83                 |        | dB             |  |
| SFDR             | Spurious-Free Dynamic Range                    | $V_A = +2.7V \text{ to } 5.25V$<br>$f_{IN} = 100 \text{ kHz}, -0.02 \text{ dBFS}$ | 84                  |        | dB             |  |
| ENOB             | Effective Number of Bits                       | $V_A = +2.7V \text{ to } 5.25V$<br>$f_{IN} = 100 \text{ kHz}, -0.02 \text{ dBFS}$ | 11.7                | 11.3   | Bits (min)     |  |
| 11.45            | Intermodulation Distortion, Second Order Terms | $V_A = +5.25V$<br>$f_a = 103.5 \text{ kHz}, f_b = 113.5 \text{ kHz}$              | -83                 |        | dB             |  |
| IMD              | Intermodulation Distortion, Third Order Terms  | $V_A = +5.25V$<br>$f_a = 103.5 \text{ kHz}, f_b = 113.5 \text{ kHz}$              | -82                 |        | dB             |  |
| EDD\\\           | O dD Fedi Decree Decretorida                   | V <sub>A</sub> = +5V                                                              | 11                  |        | MHz            |  |
| FPBW             | -3 dB Full Power Bandwidth                     | V <sub>A</sub> = +3V                                                              | 8                   |        | MHz            |  |
| ANALOG           | INPUT CHARACTERISTICS                          |                                                                                   |                     | •      | •              |  |
| V <sub>IN</sub>  | Input Range                                    |                                                                                   | 0 to V <sub>A</sub> |        | V              |  |
| I <sub>DCL</sub> | DC Leakage Current                             |                                                                                   |                     | ±1     | μA (max)       |  |
|                  | Input Capacitance                              | Track Mode                                                                        | 30                  |        | pF             |  |
| C <sub>INA</sub> | при Сараспапсе                                 | Hold Mode                                                                         | 4                   |        | pF             |  |
| DIGITAL          | INPUT CHARACTERISTICS                          |                                                                                   |                     | •      | •              |  |
| · · · · ·        | Input High Voltage                             | V <sub>A</sub> = +5.25V                                                           |                     | 2.4    | V (min)        |  |
| V <sub>IH</sub>  | піри Підп уонаде                               | V <sub>A</sub> = +3.6V                                                            |                     | 2.1    | V (min)        |  |
| \/               | Input Low Voltage                              | V <sub>A</sub> = +5V                                                              |                     | 0.8    | V (max)        |  |
| V <sub>IL</sub>  | input Low voitage                              | V <sub>A</sub> = +3V                                                              |                     | 0.4    | V (max)        |  |
| I <sub>IN</sub>  | Input Current                                  | $V_{IN} = 0V$ or $V_A$                                                            | ±0.1                | ±1     | μA (max)       |  |
| C <sub>IND</sub> | Digital Input Capacitance                      |                                                                                   | 2                   | 4      | pF (max)       |  |

<sup>(1)</sup> Tested limits are specified to National's AOQL (Average Outgoing Quality Level).

Submit Documentation Feedback

Copyright © 2005–2014, Texas Instruments Incorporated

<sup>(2)</sup> Data sheet min/max specification limits are ensured by design, test, or statistical analysis.



# ADC121S051 Converter Electrical Characteristics(1)(2) (continued)

The following specifications apply for  $V_A$  = +2.7V to 5.25V,  $f_{SCLK}$  = 4 MHz to 10 MHz,  $f_{SAMPLE}$  = 200 ksps to 500 ksps,  $C_L$  = 15 pF, unless otherwise noted. **Boldface limits apply for T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**: all other limits T<sub>A</sub> = 25°C.

| Symbol                            | Parameter                             | Conditions                                                    | Typical               | Limits<br>(2)        | Units      |
|-----------------------------------|---------------------------------------|---------------------------------------------------------------|-----------------------|----------------------|------------|
| DIGITAL (                         | OUTPUT CHARACTERISTICS                |                                                               |                       |                      |            |
| ,                                 | Outract I Pate Vallages               | I <sub>SOURCE</sub> = 200 μA                                  | V <sub>A</sub> - 0.07 | V <sub>A</sub> - 0.2 | V (min)    |
| / <sub>OH</sub>                   | Output High Voltage                   | I <sub>SOURCE</sub> = 1 mA                                    | V <sub>A</sub> - 0.1  |                      | V          |
| ,                                 | 0                                     | I <sub>SINK</sub> = 200 μA                                    | 0.03                  | 0.4                  | V (max)    |
| / <sub>OL</sub>                   | Output Low Voltage                    | I <sub>SINK</sub> = 1 mA                                      | 0.1                   |                      | V          |
| <sub>OZH</sub> , I <sub>OZL</sub> | TRI-STATE® Leakage Current            |                                                               | ±0.1                  | ±10                  | μA (max)   |
| Соит                              | TRI-STATE® Output Capacitance         |                                                               | 2                     | 4                    | pF (max)   |
|                                   | Output Coding                         |                                                               | St                    | raight (Natura       | al) Binary |
| OWER S                            | SUPPLY CHARACTERISTICS                |                                                               |                       |                      |            |
| ,                                 | Complex Valtages                      |                                                               |                       | 2.7                  | V (min)    |
| / <sub>A</sub>                    | Supply Voltage                        |                                                               |                       | 5.25                 | V (max)    |
| I <sub>A</sub>                    | Supply Current, Normal Mode           | $V_A = +5.25V$ ,<br>$f_{SAMPLE} = 200 \text{ ksps}$           | 1.66                  | 3.0                  | mA (max)   |
|                                   | (Operational, CS low)                 | $V_A = +3.6V$ ,<br>$f_{SAMPLE} = 200 \text{ ksps}$            | 0.46                  | 1.3                  | mA (max)   |
| A                                 | Supply Current, Shutdown (CS high)    | $V_A = +5.25V$ , $f_{SCLK} = 0$ MHz,<br>$f_{SAMPLE} = 0$ ksps | 500                   |                      | nA         |
| Supply Current, Shu               | Supply Current, Shutdown (CS high)    | $V_A = +5.25V$ , $f_{SCLK} = 10$ MHz, $f_{SAMPLE} = 0$ ksps   | 60                    |                      | μΑ         |
|                                   | Power Consumption, Normal Mode        | V <sub>A</sub> = +5.25V                                       | 8.7                   | 15.8                 | mW (max)   |
|                                   | (Operational, CS low)                 | $V_A = +3.6V$                                                 | 1.7                   | 4.7                  | mW (max)   |
| D                                 | Power Consumption, Shutdown (CS       | $V_A = +5.25V$ , $f_{SCLK} = 0$ MHz,<br>$f_{SAMPLE} = 0$ ksps | 2.6                   |                      | μW         |
| high)                             |                                       | $V_A = +5.25V$ , $f_{SCLK} = 10$ MHz, $f_{SAMPLE} = 0$ ksps   | 315                   |                      | μW         |
| C ELEC                            | TRICAL CHARACTERISTICS                |                                                               |                       |                      |            |
|                                   | Clock Frequency                       | See <sup>(3)</sup>                                            |                       | 4                    | MHz (min)  |
| SCLK                              | Clock Frequency                       | See V                                                         |                       | 10                   | MHz (max)  |
| _                                 | Sample Pate                           | See <sup>(3)</sup>                                            |                       | 200                  | ksps (min) |
| 6                                 | Sample Rate                           | Jee · ·                                                       |                       | 500                  | ksps (max) |
| C                                 | SCLK Duty Cycle                       | f _ 10 MHz                                                    | 50                    | 40                   | % (min)    |
| ,                                 | SOLIT Duty Cycle                      | f <sub>SCLK</sub> = 10 MHz                                    | 50                    | 60                   | % (max)    |
| ACQ                               | Minimum Time Required for Acquisition |                                                               |                       | 350                  | ns (max)   |
| QUIET                             | See (4)                               |                                                               |                       | 50                   | ns (min)   |
| AD                                | Aperture Delay                        |                                                               | 3                     |                      | ns         |
| AJ                                | Aperture Jitter                       |                                                               | 30                    |                      | ps         |

<sup>(3)</sup> This is the frequency range over which the electrical performance is ensured. The device is functional over a wider range which is specified under Operating Ratings.

<sup>(4)</sup> Minimum Quiet Time required by bus relinquish and the start of the next conversion.



# **ADC121S051 Timing Specifications**

The following specifications apply for  $V_A$  = +2.7V to 5.25V, GND = 0V,  $f_{SCLK}$  = 4.0 MHz to 10.0 MHz,  $C_L$  = 25 pF,  $f_{SAMPLE}$  = 200 ksps to 500 ksps, **Boldface limits apply for T**<sub>A</sub> = **T**<sub>MIN</sub> **to T**<sub>MAX</sub>: all other limits T<sub>A</sub> = 25°C.

| Symbol               | Parameter                                        | Parameter Conditions                   |   |                         |          |  |
|----------------------|--------------------------------------------------|----------------------------------------|---|-------------------------|----------|--|
| t <sub>CS</sub>      | Minimum CS Pulse Width                           |                                        |   | 10                      | ns (min) |  |
| t <sub>SU</sub>      | CS to SCLK Setup Time                            |                                        |   | 10                      | ns (min) |  |
| t <sub>EN</sub>      | Delay from CS Until SDATA TRI-STATE Disabled (1) |                                        |   | 20                      | ns (max) |  |
|                      | Data Access Time often COLK Falling Edge (2)     | $V_A = +2.7V \text{ to } +3.6V$        |   | 40                      | ns (max) |  |
| t <sub>ACC</sub>     | Data Access Time after SCLK Falling Edge (2)     | $V_A = +4.75V$ to $+5.25V$             |   | 20                      | ns (max) |  |
| t <sub>CL</sub>      | SCLK Low Pulse Width                             |                                        |   | 0.4 x t <sub>SCLK</sub> | ns (min) |  |
| t <sub>CH</sub>      | SCLK High Pulse Width                            |                                        |   | 0.4 x t <sub>SCLK</sub> | ns (min) |  |
|                      | OOLK to Date Valid Hald Time                     | $V_A = +2.7V \text{ to } +3.6V$        |   | 7                       | ns (min) |  |
| t <sub>H</sub>       | SCLK to Data Valid Hold Time                     | $V_A = +4.75V$ to $+5.25V$             |   | 5                       | ns (min) |  |
|                      |                                                  | \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |   | 25                      | ns (max) |  |
|                      | SCLK Falling Edge to SDATA High Impedance (3)    | $V_A = +2.7V \text{ to } +3.6V$        |   | 6                       | ns (min) |  |
| t <sub>DIS</sub>     |                                                  |                                        |   | 25                      | ns (max) |  |
|                      |                                                  | $V_A = +4.75V$ to $+5.25V$             |   | 5                       | ns (min) |  |
| t <sub>POWER</sub> - | Power-Up Time from Full Power-Down               |                                        | 1 |                         | μs       |  |

- (1) Measured with the timing test circuit shown in Figure 3 and defined as the time taken by the output signal to cross 1.0V.
- (2) Measured with the timing test circuit shown in Figure 3 and defined as the time taken by the output signal to cross 1.0V or 2.0V.
- (3) t<sub>DIS</sub> is derived from the time taken by the outputs to change by 0.5V with the timing test circuit shown in Figure 3. The measured number is then adjusted to remove the effects of charging or discharging the output capacitance. This means that t<sub>DIS</sub> is the true bus relinquish time, independent of the bus loading.

# **Timing Diagrams**



Figure 3. Timing Test Circuit





Figure 4. ADC121S051 Serial Timing Diagram

# **Specification Definitions**

- **ACQUISITION TIME** is the time required to acquire the input voltage. That is, it is time required for the hold capacitor to charge up to the input voltage. Acquisition time is measured backwards from the falling edge of  $\overline{CS}$  when the signal is sampled and the part moves from track to hold. The start of the time interval that contains  $T_{ACQ}$  is the 13th rising edge of SCLK of the previous conversion when the part moves from hold to track. The user must ensure that the time between the 13th rising edge of SCLK and the falling edge of the next  $\overline{CS}$  is not less than  $T_{ACQ}$  to meet performance specifications.
- **APERTURE DELAY** is the time after the falling edge of  $\overline{\text{CS}}$  to when the input signal is acquired or held for conversion.
- **APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.
- **CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word. This is from the falling edge of CS when the input signal is sampled to the 16th falling edge of SCLK when the SDATA output goes into TRI-STATE.
- **DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1LSB.
- **DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.
- **EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.
- **FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.
- **GAIN ERROR** is the deviation of the last code transition (111...110) to (111...111) from the ideal (V<sub>REF</sub> 1.5 LSB), after adjusting for offset error.
- INTEGRAL NON-LINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.
- **INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the second and third order intermodulation products to the sum of the power in both of the original frequencies. IMD is usually expressed in dB.



- **MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC121S051 is ensured not to have any missing codes.
- **OFFSET ERROR** is the deviation of the first code transition (000...000) to (000...001) from the ideal (i.e. GND + 0.5 LSB).
- **SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.
- **SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD)** Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.
- **SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic.
- **TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dB or dBc, of the rms total of the first five harmonic components at the output to the rms level of the input signal frequency as seen at the output. THD is calculated as

THD = 
$$20 \cdot \log_{10} \sqrt{\frac{A_{f2}^2 + \dots + A_{f6}^2}{A_{f1}^2}}$$

(1)

where  $A_{f1}$  is the RMS power of the input frequency at the output and  $A_{f2}$  through  $A_{f6}$  are the RMS power in the first 5 harmonic frequencies.

**THROUGHPUT TIME** is the minimum time required between the start of two successive conversion. It is the acquisition time plus the conversion time.



# **Typical Performance Characteristics**

 $T_A$  = +25°C,  $f_{SAMPLE}$  = 200 ksps to 500 ksps,  $f_{SCLK}$  = 4 MHz to 10 MHz,  $f_{IN}$  = 100 kHz unless otherwise stated.















# **Typical Performance Characteristics (continued)**

 $T_A$  = +25°C,  $f_{SAMPLE}$  = 200 ksps to 500 ksps, $f_{SCLK}$  = 4 MHz to 10 MHz,  $f_{IN}$  = 100 kHz unless otherwise stated.







= 5.25V -20 f<sub>SAMPLE</sub> = 200 ksps AMPLITUDE (dBFS) -40 -60 -80 -100

Spectral Response,  $V_A = 5.25V$  $f_{SCLK} = 4 \text{ MHz}$ 

0

-120

FREQUENCY (kHz) Figure 15.

60

80

100

40



Figure 12.





Figure 16.

Submit Documentation Feedback

20



# **Typical Performance Characteristics (continued)**

 $T_A$  = +25°C,  $f_{SAMPLE}$  = 200 ksps to 500 ksps, $f_{SCLK}$  = 4 MHz to 10 MHz,  $f_{IN}$  = 100 kHz unless otherwise stated. Power Consumption vs. Throughput,  $f_{SCLK}$  = 10 MHz

# F<sub>SCLK</sub> = 10 MHz F<sub>SCLK</sub> = 10 MHz V<sub>A</sub> = 5.25V V<sub>A</sub> = 3.6V THROUGHPUT (ksps)

Figure 17.



#### APPLICATIONS INFORMATION

#### **ADC121S051 OPERATION**

The ADC121S051 is a successive-approximation analog-to-digital converters designed around a charge-redistribution digital-to-analog converter core. Simplified schematics of the ADC121S051 in both track and hold modes are shown in Figure 18 and Figure 19, respectively. In Figure 18, the device is in track mode: switch SW1 connects the sampling capacitor to the input, and SW2 balances the comparator inputs. The device is in this state until  $\overline{CS}$  is brought low, at which point the device moves to the hold mode.

Figure 19 shows the device in hold mode: switch SW1 connects the sampling capacitor to ground, maintaining the sampled voltage, and switch SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add or subtract fixed amounts of charge from the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is the digital representation of the analog input voltage. The device moves from hold mode to track mode on the 13th rising edge of SCLK.



Figure 18. ADC121S051 in Track Mode



Figure 19. ADC121S051 in Hold Mode

#### **USING THE ADC121S051**

The serial interface timing diagram for the ADC is shown in Figure 4. CS is chip select, which initiates conversions on the ADC and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of serial data. SDATA is the serial data out pin, where a conversion result is found as a serial data stream.

Basic operation of the ADC begins with  $\overline{\text{CS}}$  going low, which initiates a conversion process and data transfer. Subsequent rising and falling edges of SCLK will be labelled with reference to the falling edge of  $\overline{\text{CS}}$ ; for example, "the third falling edge of SCLK" shall refer to the third falling edge of SCLK after  $\overline{\text{CS}}$  goes low.

At the fall of  $\overline{CS}$ , the SDATA pin comes out of TRI-STATE, and the converter moves from track mode to hold mode. The input signal is sampled and held for conversion on the falling edge of  $\overline{CS}$ . The converter moves from hold mode to track mode on the 13th rising edge of SCLK (see Figure 4). It is at this point that the interval for the  $T_{ACQ}$  specification begins. At least 350ns must pass between the 13th rising edge of SLCK and the next falling edge of  $\overline{CS}$ . The SDATA pin will be placed back into TRI-STATE after the 16th falling edge of SCLK, or at the rising edge of  $\overline{CS}$ , whichever occurs first. After a conversion is completed, the quiet time ( $t_{QUIET}$ ) must be satisfied before bringing  $\overline{CS}$  low again to begin another conversion.



Sixteen SCLK cycles are required to read a complete sample from the ADC. The sample bits (including leading zeroes) are clocked out on falling edges of SCLK, and are intended to be clocked in by a receiver on subsequent falling edges of SCLK. The ADC will produce three leading zero bits on SDATA, followed by twelve data bits, most significant first.

If  $\overline{\text{CS}}$  goes low before the rising edge of SCLK, an additional (fourth) zero bit may be captured by the next falling edge of SCLK.

## **Determining Throughput**

Throughput depends on the frequency of SCLK and how much time is allowed to elapse between the end of one conversion and the start of another. At the maximum specified SCLK frequency, the maximum ensured throughput is obtained by using a 20 SCLK frame. As shown in Figure 4, the minimum allowed time between  $\overline{\text{CS}}$  falling edges is determined by 1) 12.5 SCLKs for Hold mode, 2) the larger of two quantities: either the minimum required time for Track mode ( $t_{\text{ACQ}}$ ) or 2.5 SCLKs to finish reading the result and 3) 0, 1/2 or 1 SCLK padding to ensure an even number of SCLK cycles so there is a falling SCLK edge when  $\overline{\text{CS}}$  next falls. For example, at the fastest rate for this family of parts, SCLK is 20 MHz and 2.5 SCLKs are 125 ns, so the minimum time between  $\overline{\text{CS}}$  falling edges is calculated by:

$$12.5*50ns + 350ns + 0.5*50ns = 1000ns$$
 (2)

(12.5 SCLKs +  $t_{ACQ}$  + 1/2 SCLK) which corresponds to a maximum throughput of 1MSPS. At the slowest rate for this family, SCLK is 1MHz. Using a 20 cycle conversion frame as shown in Figure 4 yields a 20 µs time between  $\overline{\text{CS}}$  falling edges for a throughput of 50 KSPS. It is possible, however, to use fewer than 20 clock cycles provided the timing parameters are met. With a 1MHz SCLK, there are 2500 ns in 2.5 SCLK cycles, which is greater than  $t_{ACQ}$ . After the last data bit has come out, the clock will need one full cycle to return to a falling edge. Thus the total time between falling edges of  $\overline{\text{CS}}$  is 12.5\*1µs +2.5\*1µs +1\*1µs=16 µs which is a throughput of 62.5 KSPS.

#### **ADC121S051 TRANSFER FUNCTION**

The output format of the ADC is straight binary. Code transitions occur midway between successive integer LSB values. The LSB width for the ADC is  $V_A/4096$ . The ideal transfer characteristic is shown in Figure 20. The transition from an output code of 0000 0000 0000 to a code of 0000 0000 0001 is at 1/2 LSB, or a voltage of  $V_A/8192$ . Other code transitions occur at steps of one LSB.



Figure 20. Ideal Transfer Characteristic



#### TYPICAL APPLICATION CIRCUIT

A typical application of the ADC is shown in Figure 21. Power is provided in this example by the National Semiconductor LP2950 low-dropout voltage regulator, available in a variety of fixed and adjustable output voltages. The power supply pin is bypassed with a capacitor network located close to the ADC. Because the reference for the ADC is the supply voltage, any noise on the supply will degrade device noise performance. To keep noise off the supply, use a dedicated linear regulator for this device, or provide sufficient decoupling from other circuitry to keep noise off the ADC supply pin. Because of the ADC 's low power requirements, it is also possible to use a precision reference as a power supply to maximize performance. The three-wire interface is shown connected to a microprocessor or DSP.



Figure 21. Typical Application Circuit

## **ANALOG INPUTS**

An equivalent circuit for the ADC 's input is shown in Figure 22. Diodes D1 and D2 provide ESD protection for the analog inputs. At no time should the analog input go beyond ( $V_A$  + 300 mV) or (GND - 300 mV), as these ESD diodes will begin conducting, which could result in erratic operation. For this reason, the ESD diodes should not be used to clamp the input signal.

The capacitor C1 in Figure 22 has a typical value of 4pF, and is mainly the package pin capacitance. Resistor R1 is the on resistance of the track / hold switch, and is typically  $500\Omega$ . Capacitor C2 is the ADC sampling capacitor and is typically 26 pF. The ADC will deliver best performance when driven by a low-impedance source to eliminate distortion caused by the charging of the sampling capacitance. This is especially important when using the ADC to sample AC signals. Also important when sampling dynamic signals is an anti-aliasing filter.



Figure 22. Equivalent Input Circuit

#### **DIGITAL INPUTS AND OUTPUTS**

The ADC digital inputs (SCLK and  $\overline{CS}$ ) are not limited by the same maximum ratings as the analog inputs. The digital input pins are instead limited to +5.25V with respect to GND, regardless of  $V_A$ , the supply voltage. This allows the ADC to be interfaced with a wide range of logic levels, independent of the supply voltage.



#### MODES OF OPERATION

The ADC has two possible modes of operation: normal mode, and shutdown mode. The ADC enters normal mode (and a conversion process is begun) when  $\overline{CS}$  is pulled low. The device will enter shutdown mode if  $\overline{CS}$  is pulled high before the tenth falling edge of SCLK after CS is pulled low, or will stay in normal mode if CS remains low. Once in shutdown mode, the device will stay there until CS is brought low again. By varying the ratio of time spent in the normal and shutdown modes, a system may trade-off throughput for power consumption, with a sample rate as low as zero.

#### **Normal Mode**

The fastest possible throughput is obtained by leaving the ADC in normal mode at all times, so there are no power-up delays. To keep the device in normal mode continuously, CS must be kept low until after the 10th falling edge of SCLK after the start of a conversion (remember that a conversion is initiated by bringing CS low).

If  $\overline{CS}$  is brought high after the 10th falling edge, but before the 16th falling edge, the device will remain in normal mode, but the current conversion will be aborted, and SDATA will return to TRI-STATE (truncating the output word).

Sixteen SCLK cycles are required to read all of a conversion word from the device. After sixteen SCLK cycles have elapsed,  $\overline{CS}$  may be idled either high or low until the next conversion. If  $\overline{CS}$  is idled low, it must be brought high again before the start of the next conversion, which begins when CS is again brought low.

After sixteen SCLK cycles, SDATA returns to TRI-STATE. Another conversion may be started, after tourist has elapsed, by bringing  $\overline{CS}$  low again.

#### **Shutdown Mode**

Shutdown mode is appropriate for applications that either do not sample continuously, or it is acceptable to trade throughput for power consumption. When the ADC is in shutdown mode, all of the analog circuitry is turned off.

To enter shutdown mode, a conversion must be interrupted by bringing CS high anytime between the second and tenth falling edges of SCLK, as shown in Figure 23. Once CS has been brought high in this manner, the device will enter shutdown mode; the current conversion will be aborted and SDATA will enter TRI-STATE. If CS is brought high before the second falling edge of SCLK, the device will not change mode; this is to avoid accidentally changing mode as a result of noise on the CS line.



Figure 23. Entering Shutdown Mode



Figure 24. Entering Normal Mode

To exit shutdown mode, bring  $\overline{CS}$  back low. Upon bringing  $\overline{CS}$  low, the ADC will begin powering up (power-up time is specified in the Timing Specifications table). This power-up delay results in the first conversion result being unusable. The second conversion performed after power-up, however, is valid, as shown in Figure 24.

Copyright © 2005-2014, Texas Instruments Incorporated Submit Documentation Feedback



If  $\overline{\text{CS}}$  is brought back high before the 10th falling edge of SCLK, the device will return to shutdown mode. This is done to avoid accidentally entering normal mode as a result of noise on the  $\overline{\text{CS}}$  line. To exit shutdown mode and remain in normal mode,  $\overline{\text{CS}}$  must be kept low until after the 10th falling edge of SCLK. The ADC will be fully powered-up after 16 SCLK cycles.

#### **POWER MANAGEMENT**

The ADC takes time to power-up, either after first applying  $V_A$ , or after returning to normal mode from shutdown mode. This corresponds to one "dummy" conversion for any SCLK frequency within the specifications in this document. After this first dummy conversion, the ADC will perform conversions properly. Note that the  $t_{QUIET}$  time must still be included between the first dummy conversion and the second valid conversion.

When the  $V_A$  supply is first applied, the ADC may power up in either of the two modes: normal or shutdown. As such, one dummy conversion should be performed after start-up, as described in the previous paragraph. The part may then be placed into either normal mode or the shutdown mode, as described in Normal Mode and Shutdown Mode.

When the ADC is operated continuously in normal mode, the maximum ensured throughput is  $F_{SCLK}/20$  at the maximum specified  $F_{SCLK}$ . Throughput may be traded for power consumption by running  $f_{SCLK}$  at its maximum specified rate and performing fewer conversions per unit time, raising the ADC  $\overline{CS}$  line after the 10th and before the 15th fall of SCLK of each conversion. A plot of typical power consumption versus throughput is shown in the Typical Performance Characteristics section. To calculate the power consumption for a given throughput, multiply the fraction of time spent in the normal mode by the normal mode power consumption and add the fraction of time spent in shutdown mode multiplied by the shutdown mode power consumption. Note that the curve of power consumption vs. throughput is essentially linear. This is because the power consumption in the shutdown mode is so small that it can be ignored for all practical purposes.

#### POWER SUPPLY NOISE CONSIDERATIONS

The charging of any output load capacitance requires current from the power supply,  $V_A$ . The current pulses required from the supply to charge the output capacitance will cause voltage variations on the supply. If these variations are large enough, they could degrade SNR and SINAD performance of the ADC. Furthermore, discharging the output capacitance when the digital output goes from a logic high to a logic low will dump current into the die substrate, which is resistive. Load discharge currents will cause "ground bounce" noise in the substrate that will degrade noise performance if that current is large enough. The larger the output capacitance, the more current flows through the die substrate and the greater is the noise coupled into the analog channel, degrading noise performance.

To keep noise out of the power supply, keep the output load capacitance as small as practical. It is good practice to use a 100  $\Omega$  series resistor at the ADC output, located as close to the ADC output pin as practical. This will limit the charge and discharge current of the output capacitance and improve noise performance.





# **REVISION HISTORY**

| Changes from Revision H (March 2013) to Revision I     | Page |
|--------------------------------------------------------|------|
| Changed sentence in the "Using the ADC121S051" section |      |
| Changes from Revision G (March 2013) to Revision H     | Page |
| Changed layout of National Data Sheet to TI format     | 16   |

www.ti.com 1-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| ADC121S051CIMF/NO.A   | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X13C         |
| ADC121S051CIMF/NO.B   | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | -    | Call TI                       | Call TI                    | -40 to 85    |              |
| ADC121S051CIMF/NOPB   | Active | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X13C         |
| ADC121S051CIMFX/NO.A  | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X13C         |
| ADC121S051CIMFX/NO.B  | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 85    |              |
| ADC121S051CIMFX/NOPB  | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X13C         |
| ADC121S051CISD/NO.A   | Active | Production    | WSON (NGF)   6   | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X4C          |
| ADC121S051CISD/NOPB   | Active | Production    | WSON (NGF)   6   | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | X4C          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 1-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Sep-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                   | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADC121S051CIMF/NOPB      | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADC121S051CIMFX/<br>NOPB | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADC121S051CISD/NOPB      | WSON            | NGF                | 6 | 1000 | 177.8                    | 12.4                     | 2.8        | 2.5        | 1.0        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Sep-2025



## \*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADC121S051CIMF/NOPB      | SOT-23       | DBV             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| ADC121S051CIMFX/<br>NOPB | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| ADC121S051CISD/NOPB      | WSON         | NGF             | 6    | 1000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025