

- Inputs Are TTL-Voltage Compatible
- Internal Look-Ahead for Fast Counting
- Carry Output for n-Bit Cascading
- Synchronous Counting
- Synchronously Programmable

#### description/ordering information

The 'ACT163 devices are 4-bit binary counters. These synchronous, presetable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change, coincident with each other, when instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.

The counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function is synchronous. A low level at the clear (CLR) input sets all four of the flip-flop outputs low after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to CLR to synchronously clear the counter to 0000 (LLLL).

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15, with Q<sub>A</sub> high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

These devices feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>†</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|----------------------|---------------|-----------------------|------------------|
| -55°C to 125°C | PDIP – E             | Tube          | CD74ACT163E           | CD74ACT163E      |
|                | SOIC – M             | Tube          | CD74ACT163M           | ACT163M          |
|                |                      | Tape and reel | CD74ACT163M96         |                  |
|                | CDIP – F             | Tube          | CD54ACT163F3A         | CD54ACT163F3A    |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

# CD54ACT163, CD74ACT163 4-BIT SYNCHRONOUS BINARY COUNTERS

SCHS300B – APRIL 2000 – REVISED MARCH 2003

FUNCTION TABLE

| INPUTS |     |     |     |      |         | OUTPUTS        |        | FUNCTION      |
|--------|-----|-----|-----|------|---------|----------------|--------|---------------|
| CLR    | CLK | ENP | ENT | LOAD | A,B,C,D | Q <sub>n</sub> | RCO    |               |
| L      | ↑   | X   | X   | X    | X       | L              | L      | Reset (clear) |
| h      | ↑   | X   | X   | l    | l       | L              | L      | Parallel load |
| h      | ↑   | X   | X   | l    | h       | H              | Note 1 |               |
| h      | ↑   | h   | h   | h    | X       | Count          | Note 1 | Count         |
| h      | X   | l   | X   | h    | X       | q <sub>n</sub> | Note 1 | Inhibit       |
| h      | X   | X   | l   | h    | X       | q <sub>n</sub> | L      |               |

H = high level, L = low level, X = don't care, h = high level one setup time prior to the CLK low-to-high transition, l = low level one setup time prior to the CLK low-to-high transition, q = the state of the referenced output prior to the CLK low-to-high transition, and ↑ = CLK low-to-high transition.

NOTE 1: The RCO output is high when ENT is high and the counter is at terminal count (HHHH).



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

logic diagram (positive logic)



† For simplicity, routing of complementary signals  $\overline{LD}$  and  $\overline{CK}$  is not shown on this overall logic diagram. The uses of these signals are shown on the logic diagram of the D/T flip-flops.

# CD54ACT163, CD74ACT163 4-BIT SYNCHRONOUS BINARY COUNTERS

SCHS300B – APRIL 2000 – REVISED MARCH 2003

logic symbol, each D/T flip-flop



logic diagram, each D/T flip-flop (positive logic)



† The origins of  $\overline{LD}$  and  $\overline{CK}$  are shown in the logic diagram of the overall device.

**typical clear, preset, count, and inhibit sequence**

The following sequence is illustrated below:

1. Clear outputs to zero (synchronous)
2. Preset to binary 12
3. Count to 13, 14, 15, 0, 1, and 2
4. Inhibit



## CD54ACT163, CD74ACT163 4-BIT SYNCHRONOUS BINARY COUNTERS

SCHS300B – APRIL 2000 – REVISED MARCH 2003

**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)**

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.  
3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### **recommended operating conditions (see Note 4)**

|                 |                                    | TA = 25°C |                 | -55°C to 125°C |                 | -40°C to 85°C |                 | UNIT |
|-----------------|------------------------------------|-----------|-----------------|----------------|-----------------|---------------|-----------------|------|
|                 |                                    | MIN       | MAX             | MIN            | MAX             | MIN           | MAX             |      |
| V <sub>CC</sub> | Supply voltage                     | 4.5       | 5.5             | 4.5            | 5.5             | 4.5           | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage           | 2         |                 | 2              |                 | 2             |                 | V    |
| V <sub>IL</sub> | Low-level input voltage            |           | 0.8             |                | 0.8             |               | 0.8             | V    |
| V <sub>I</sub>  | Input voltage                      | 0         | V <sub>CC</sub> | 0              | V <sub>CC</sub> | 0             | V <sub>CC</sub> | V    |
| V <sub>O</sub>  | Output voltage                     | 0         | V <sub>CC</sub> | 0              | V <sub>CC</sub> | 0             | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current          |           | -24             |                | -24             |               | -24             | mA   |
| I <sub>OL</sub> | Low-level output current           |           | 24              |                | 24              |               | 24              | mA   |
| Δt/Δv           | Input transition rise or fall rate |           | 10              |                | 10              |               | 10              | ns   |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS                                             | V <sub>CC</sub>           | T <sub>A</sub> = 25°C |      | -55°C to 125°C |      | -40°C to 85°C |      | UNIT |
|--------------------|-------------------------------------------------------------|---------------------------|-----------------------|------|----------------|------|---------------|------|------|
|                    |                                                             |                           | MIN                   | MAX  | MIN            | MAX  | MIN           | MAX  |      |
| V <sub>OH</sub>    | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>         | I <sub>OH</sub> = -50 μA  | 4.5 V                 | 4.4  | 4.4            | 4.4  | 4.4           | 4.4  | V    |
|                    |                                                             | I <sub>OH</sub> = -24 mA  | 4.5 V                 | 3.94 | 3.7            | 3.8  | 3.8           | 3.8  |      |
|                    |                                                             | I <sub>OH</sub> = -50 mA† | 5.5 V                 | –    | 3.85           | –    | –             | 3.85 |      |
|                    |                                                             | I <sub>OH</sub> = -75 mA† | 5.5 V                 | –    | –              | –    | 3.85          | 3.85 |      |
| V <sub>OL</sub>    | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>         | I <sub>OL</sub> = 50 μA   | 4.5 V                 | 0.1  | 0.1            | 0.1  | 0.1           | 0.1  | V    |
|                    |                                                             | I <sub>OL</sub> = 24 mA   | 4.5 V                 | 0.36 | 0.5            | 0.44 | 0.44          | 0.44 |      |
|                    |                                                             | I <sub>OL</sub> = 50 mA†  | 5.5 V                 | –    | 1.65           | –    | –             | 1.65 |      |
|                    |                                                             | I <sub>OL</sub> = 75 mA†  | 5.5 V                 | –    | –              | –    | 1.65          | 1.65 |      |
| I <sub>I</sub>     | V <sub>I</sub> = V <sub>CC</sub> or GND                     |                           | 5.5 V                 | ±0.1 | ±1             | ±1   | ±1            | ±1   | μA   |
| I <sub>CC</sub>    | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 |                           | 5.5 V                 | 8    | 160            | 80   | 80            | 80   | μA   |
| ΔI <sub>CC</sub> ‡ | V <sub>I</sub> = V <sub>CC</sub> - 2.1 V                    |                           | 4.5 V to 5.5 V        | 2.4  | 3              | 2.8  | 2.8           | 2.8  | mA   |
| C <sub>i</sub>     |                                                             |                           |                       | 10   | 10             | 10   | 10            | 10   | pF   |

† Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C.

‡ Additional quiescent supply current per input pin, TTL inputs high, 1 unit load

ACT INPUT LOAD TABLE

| INPUT         | UNIT LOAD |
|---------------|-----------|
| A, B, C, or D | 0.13      |
| CLK           | 1         |
| CLR, ENT      | 0.83      |
| LOAD          | 0.67      |
| ENP           | 0.5       |

Unit Load is ΔI<sub>CC</sub> limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C).

timing requirements over recommended operating conditions (unless otherwise noted)

|                    |                         |                 | -55°C to 125°C |     | -40°C to 85°C |     | UNIT |
|--------------------|-------------------------|-----------------|----------------|-----|---------------|-----|------|
|                    |                         |                 | MIN            | MAX | MIN           | MAX |      |
| f <sub>clock</sub> | Clock frequency         |                 |                | 80  | 91            | 91  | MHz  |
| t <sub>w</sub>     | Pulse duration          | CLK high or low | 6.2            | 5.4 | 5.4           | 5.4 | ns   |
| t <sub>su</sub>    | Setup time, before CLK↑ | A, B, C, or D   | 5              | 4.4 | 4.4           | 4.4 | ns   |
|                    |                         | ENP or ENT      | 6              | 5.3 | 5.3           | 5.3 |      |
|                    |                         | LOAD low        | 7.5            | 6.6 | 6.6           | 6.6 |      |
|                    |                         | CLR inactive    | 7.5            | 6.6 | 6.6           | 6.6 |      |
| t <sub>h</sub>     | Hold time, after CLK↑   | A, B, C, or D   | 0              | 0   | 0             | 0   | ns   |
|                    |                         | ENP or ENT      | 0              | 0   | 0             | 0   |      |
|                    |                         | LOAD low        | 0              | 0   | 0             | 0   |      |
|                    |                         | CLR inactive    | 0              | 0   | 0             | 0   |      |

# CD54ACT163, CD74ACT163 4-BIT SYNCHRONOUS BINARY COUNTERS

SCHS300B – APRIL 2000 – REVISED MARCH 2003

**switching characteristics over recommended operating conditions,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 1)**

| PARAMETER  | FROM<br>(INPUT) | TO<br>(OUTPUT) | -55°C to<br>125°C |      | -40°C to<br>85°C |      | UNIT |
|------------|-----------------|----------------|-------------------|------|------------------|------|------|
|            |                 |                | MIN               | MAX  | MIN              | MAX  |      |
| $f_{\max}$ |                 |                | 80                |      | 91               |      | MHz  |
| $t_{pd}$   | CLK             | RCO            | 4.2               | 16.7 | 4.3              | 15.2 | ns   |
|            |                 | Any Q          | 4.1               | 16.5 | 4.2              | 15   |      |
|            | ENT             | RCO            | 2.7               | 10.8 | 2.8              | 9.8  |      |

**operating characteristics,  $T_A = 25^\circ\text{C}$**

| PARAMETER                              | TEST CONDITIONS | TYP | UNIT |
|----------------------------------------|-----------------|-----|------|
| $C_{pd}$ Power dissipation capacitance | No load         | 66  | pF   |

PARAMETER MEASUREMENT INFORMATION



| TEST              | S1                |
|-------------------|-------------------|
| $t_{PLH}/t_{PHL}$ | Open              |
| $t_{PZL}/t_{PZL}$ | $2 \times V_{CC}$ |
| $t_{PHZ}/t_{PZH}$ | GND               |



VOLTAGE WAVEFORMS  
PULSE DURATION



VOLTAGE WAVEFORMS  
RECOVERY TIME



VOLTAGE WAVEFORMS  
SETUP AND HOLD AND INPUT RISE AND FALL TIMES



VOLTAGE WAVEFORMS  
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES



VOLTAGE WAVEFORMS  
OUTPUT ENABLE AND DISABLE TIMES

NOTES:

- $C_L$  includes probe and test-fixture capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics: PRR  $\leq 1 \text{ MHz}$ ,  $Z_O = 50 \Omega$ ,  $t_r = 3 \text{ ns}$ ,  $t_f = 3 \text{ ns}$ . Phase relationships between waveforms are arbitrary.
- For clock inputs,  $f_{max}$  is measured with the input duty cycle at 50%.
- The outputs are measured one at a time with one input transition per measurement.
- $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms

**PACKAGING INFORMATION**

| Orderable part number         | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-------------------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">CD54ACT163F3A</a> | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | CD54ACT163F3A       |
| CD54ACT163F3A.A               | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | CD54ACT163F3A       |
| <a href="#">CD74ACT163E</a>   | Active        | Production           | PDIP (N)   16  | 25   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -55 to 125   | CD74ACT163E         |
| CD74ACT163E.A                 | Active        | Production           | PDIP (N)   16  | 25   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -55 to 125   | CD74ACT163E         |
| <a href="#">CD74ACT163M</a>   | Obsolete      | Production           | SOIC (D)   16  | -                     | -           | Call TI                              | Call TI                           | -55 to 125   | ACT163M             |
| <a href="#">CD74ACT163M96</a> | Active        | Production           | SOIC (D)   16  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | ACT163M             |
| CD74ACT163M96.A               | Active        | Production           | SOIC (D)   16  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | ACT163M             |
| CD74ACT163M96E4               | Active        | Production           | SOIC (D)   16  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | ACT163M             |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

---

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF CD54ACT163, CD74ACT163 :**

- Catalog : [CD74ACT163](#)
- Military : [CD54ACT163](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| CD74ACT163M96 | SOIC         | D               | 16   | 2500 | 330.0              | 16.4               | 6.5     | 10.3    | 2.1     | 8.0     | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74ACT163M96 | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |

**TUBE**


\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74ACT163E   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT163E   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT163E.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT163E.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.

D. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.

E. Reference JEDEC MS-012 variation AC.

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025