









CD54HCT573, CD74HCT573

ZHCSPO7E - FEBRUARY 2001 - REVISED JUNE 2022

# 具有三态输出的 CDx4HCT573 八路透明 D 类锁存器

# 1 特性

- 4.5V 至 5.5V V<sub>CC</sub> 运行
- -55°C 至 125°C 的宽工作温度范围
- 平衡的传播延迟及转换时间
- 标准输出可驱动多达 10 个 LS-TTL 负载
- 与 LS-TTL 逻辑 IC 相比,可显著降低功耗
- 输入兼容 TTL 电压

## 2 说明

HCT573 器件是八路透明 D 型锁存器。在锁存器使能 (LE) 输入为高电平时, Q 输出将跟随数据 (D) 输入。 当 LE 为低电平时, Q 输出被锁存在 D 输入端的逻辑 电平。

#### 器件信息

| 器件型号          | <b>封装</b> <sup>(1)</sup> | 封装尺寸 ( 标称值 )     |
|---------------|--------------------------|------------------|
| CD74HCT573M   | SOIC (20)                | 12.80mm × 7.50mm |
| CD74HCT573DBR | SSOP (20)                | 7.20mm × 5.30mm  |
| CD74HCT573E   | PDIP (20)                | 25.40mm × 6.35mm |
| CD54HCT573F   | CDIP (20)                | 26.92mm × 6.92mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附



功能方框图

English Data Sheet: SCLS455



Page

## **Table of Contents**

| 1 特性                                                                       | 1 7.1 Overview                                   | 7        |
|----------------------------------------------------------------------------|--------------------------------------------------|----------|
| 2 说明                                                                       |                                                  |          |
| 3 Revision History                                                         |                                                  |          |
| 4 Pin Configuration and Functions                                          |                                                  |          |
| 5 Specifications                                                           |                                                  |          |
| 5.1 Absolute Maximum Ratings                                               |                                                  |          |
| 5.2 Recommended Operating Conditions <sup>(1)</sup>                        | 4 10 Device and Documentation Support            |          |
| 5.3 Thermal Information                                                    |                                                  |          |
| 5.4 Electrical Characteristics                                             |                                                  |          |
| 5.5 Timing Requirements                                                    |                                                  |          |
| 5.6 Switching Characteristics                                              |                                                  |          |
| 5.7 Operating Characteristics                                              |                                                  |          |
| 6 Parameter Measurement Information                                        |                                                  |          |
| 7 Detailed Description                                                     |                                                  | 9        |
| 3 Revision History<br>注:以前版本的页码可能与当前版本的页码不同                                |                                                  |          |
| Changes from Revision D (January 2022) to Revis                            | sion E (June 2022)                               | Page     |
| Junction-to-ambient thermal resistance values inc     Name 60 is now 84.6. | reased. DW was 58 is now 109.1, DB was 70 is now | v 122.7, |

Changes from Revision C (May 2004) to Revision D (January 2022)



## **4 Pin Configuration and Functions**



J, DB, N, or DW Package 20-Pin CDIP, SSOP, PDIP, SOIC Top View



## **5 Specifications**

## **5.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                     |                             | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------|-----------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage range                                |                             | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                  | $V_I < 0$ or $V_I > V_{CC}$ |      | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>                 | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20 | mA   |
| Io               | Continuous output drain current per output          | $V_O = 0$ to $V_{CC}$       |      | ±35 | mA   |
| Io               | Continuous output source or sink current per output | $V_O = 0$ to $V_{CC}$       |      | ±25 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND   | ·                           |      | ±50 | mA   |
| TJ               | Junction temperature                                |                             |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                           |                             | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 Recommended Operating Conditions(1)

|                 |                                    | T <sub>A</sub> = 25 | ,C              | T <sub>A</sub> = -55°C | to 125°C        | T <sub>A</sub> = -40°C to 85°C |                 | UNIT |  |
|-----------------|------------------------------------|---------------------|-----------------|------------------------|-----------------|--------------------------------|-----------------|------|--|
|                 |                                    | MIN                 | MAX             | MIN                    | MAX             | MIN                            | MAX             | UNII |  |
| V <sub>CC</sub> | Supply voltage                     | 4.5                 | 5.5             | 4.5                    | 5.5             | 4.5                            | 5.5             | V    |  |
| V <sub>IH</sub> | High-level input voltage           | 2                   |                 | 2                      |                 | 2                              |                 | V    |  |
| V <sub>IL</sub> | Low-level input voltage            |                     | 0.8             |                        | 0.8             |                                | 0.8             | V    |  |
| VI              | Input voltage                      |                     | V <sub>CC</sub> |                        | V <sub>CC</sub> |                                | V <sub>CC</sub> | V    |  |
| Vo              | Output voltage                     |                     | V <sub>CC</sub> |                        | V <sub>CC</sub> |                                | V <sub>CC</sub> | V    |  |
| Δt/Δν           | Input transition rise or fall rate |                     | 500             |                        | 500             |                                | 500             | ns   |  |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

#### 5.3 Thermal Information

|                       |                                                       | DW (SOIC) | DB (SSOP) | N (PDIP) |      |
|-----------------------|-------------------------------------------------------|-----------|-----------|----------|------|
| THERMAL I             | METRIC                                                | 20 PINS   | 20 PINS   | 20 PINS  | UNIT |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance <sup>(1)</sup> | 109.1     | 122.7     | 84.6     | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance             | 76        | 81.6      | 72.5     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                  | 77.6      | 77.5      | 65.3     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter            | 51.5      | 46.1      | 55.3     | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter          | 77.1      | 77.1      | 65.2     | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance          | N/A       | N/A       | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.



#### **5.4 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                    | TESTCO                                                            | NDITIONS                   | V <sub>cc</sub>   | T <sub>A</sub> = 25°C |      | T <sub>A</sub> = -55°C to<br>125°C |       | T <sub>A</sub> = -40°C to 85°C |       | UNIT |
|----------------------------------------------|-------------------------------------------------------------------|----------------------------|-------------------|-----------------------|------|------------------------------------|-------|--------------------------------|-------|------|
|                                              |                                                                   |                            |                   | MIN                   | MAX  | MIN                                | MAX   | MIN                            | MAX   |      |
| V                                            | $V_{OH}$ $V_{I} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -20 \mu A$ | I <sub>OH</sub> = -20 μA   | 4.5 V             | 4.4                   |      | 4.4                                |       | 4.4                            |       | V    |
| ∨он                                          | VI - VIH OI VIL                                                   | I <sub>OH</sub> = −6 mA    | 4.5 V             | 3.98                  |      | 3.7                                |       | 3.84                           |       | V    |
| V                                            | \/ = \/ or \/                                                     | I <sub>OL</sub> = 20 μA    | 4.5 V             |                       | 0.1  |                                    | 0.1   |                                | 0.1   | V    |
| $V_{OL}$ $V_{I} = V_{IH} \text{ or } V_{IL}$ | I <sub>OL</sub> = 6 mA                                            | 7 4.5 V                    |                   | 0.26                  |      | 0.4                                |       | 0.33                           | V     |      |
| l <sub>1</sub>                               | V <sub>I</sub> = V <sub>CC</sub> or 0                             |                            | 5.5 V             |                       | ±0.1 |                                    | ±1    |                                | ±1    | μA   |
| I <sub>OZ</sub>                              | $V_O = V_{CC}$ or 0                                               |                            | 5.5 V             |                       | ±0.5 |                                    | ±10   |                                | ±5    | μA   |
| I <sub>CC</sub>                              | $V_I = V_{CC}$ or 0, $I_O =$                                      | = 0                        | 5.5 V             |                       | 8    |                                    | 160   |                                | 80    | μA   |
|                                              | OE input held at \                                                | / <sub>CC</sub> - 2.1 V    | 4.5 V to<br>5.5 V |                       | 450  |                                    | 612.5 |                                | 562.5 | μΑ   |
| ΔI <sub>CC</sub> <sup>(1)</sup>              | Any D input held a                                                | at V <sub>CC</sub> – 2.1 V | 4.5 V to<br>5.5 V |                       | 108  |                                    | 147   |                                | 135   | μΑ   |
|                                              | LE input held at V                                                | <sub>CC</sub> – 2.1 V      | 4.5 V to<br>5.5 V |                       | 234  |                                    | 318.5 |                                | 292.5 | μΑ   |
| C <sub>i</sub>                               |                                                                   |                            |                   |                       | 10   |                                    | 10    |                                | 10    | pF   |
| Co                                           |                                                                   |                            |                   |                       | 20   |                                    | 20    |                                | 20    | pF   |

<sup>(1)</sup> Additional quiescent supply current per input pin, TTL inputs high, 1 unit load. For dual-supply systems, theoretical worst-case (V<sub>I</sub> = 2.4 V, V<sub>CC</sub> = 5.5 V) specification is 1.8 mA.

## 5.5 Timing Requirements

over recommended operating free-air temperature range, V<sub>CC</sub> = 4.5 V (unless otherwise noted) (see ₹ 6-1)

|                 |                              | T <sub>A</sub> = 25° | ,C  | T <sub>A</sub> = -55°C to 125°C |     | T <sub>A</sub> = -40°C to 85°C |     | UNIT |
|-----------------|------------------------------|----------------------|-----|---------------------------------|-----|--------------------------------|-----|------|
|                 |                              | MIN                  | MAX | MIN                             | MAX | MIN                            | MAX | ONII |
| t <sub>w</sub>  | Pulse duration, LE high      | 16                   |     | 24                              |     | 20                             |     | ns   |
| t <sub>su</sub> | Setup time, data before LE ↓ | 13                   |     | 20                              |     | 16                             |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE ↓   | 10                   |     | 15                              |     | 13                             |     | ns   |

## 5.6 Switching Characteristics

over recommended operating free-air temperature range, V<sub>CC</sub> =4.5 V (unless otherwise noted) (see ₹ 6-1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | T <sub>A</sub> = 25 | °C  | T <sub>A</sub> = -55°<br>125°C | C to                   | T <sub>A</sub> = -40°C | to 85°C | UNIT |    |  |    |    |
|------------------|-----------------|----------------|------------------------|---------------------|-----|--------------------------------|------------------------|------------------------|---------|------|----|--|----|----|
|                  | (INFOT)         | (001701)       | CAFACITANCE            | MIN                 | MAX | MIN                            | MAX                    | MIN                    | MAX     |      |    |  |    |    |
| 4                | D               | 0              |                        | 0                   | Q   |                                | C <sub>1</sub> = 50 pF |                        | 35      |      | 53 |  | 44 | no |
| t <sub>pd</sub>  | LE              |                | CL = 50 pr             |                     | 35  |                                | 53                     |                        | 44      | ns   |    |  |    |    |
| t <sub>en</sub>  | ŌĒ              | Q              | C <sub>L</sub> = 50 pF |                     | 35  |                                | 53                     |                        | 44      | ns   |    |  |    |    |
| t <sub>dis</sub> | ŌĒ              | Q              | C <sub>L</sub> = 50 pF |                     | 35  |                                | 53                     |                        | 44      | ns   |    |  |    |    |
| t <sub>t</sub>   |                 | Q              | C <sub>L</sub> = 50 pF |                     | 12  |                                | 18                     |                        | 15      | ns   |    |  |    |    |

## 5.7 Operating Characteristics

 $V_{CC}$  = 5 V,  $T_A$  = 25°C

|                 | PARAMETER                     | TYP | UNIT |
|-----------------|-------------------------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | 53  | pF   |



#### **6 Parameter Measurement Information**



- A.  $C_L$  includes probe and test-fixture capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r$  = 6 ns,  $t_f$  = 6 ns.
- D. For clock inputs, f<sub>msx</sub> is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time, with one input transition per measurement.
- F. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- G. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- H.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

图 6-1. Load Circuit and Voltage Waveforms



### 7 Detailed Description

#### 7.1 Overview

The 'HCT573 devices are octal transparent D-type latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

 $\overline{\text{OE}}$  does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### 7.2 Functional Block Diagram



#### 7.3 Device Functional Modes

表 7-1. Function Table (each latch)

|    | (        | , |                |
|----|----------|---|----------------|
|    | OUTPUT Q |   |                |
| ŌĒ | LE       | D | OUTFUT         |
| L  | Н        | Н | Н              |
| L  | Н        | L | L              |
| L  | L        | X | Q <sub>0</sub> |
| Н  | X        | X | Z              |



## 8 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. A 0.1-µF capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1-µF and 1-µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

### 9 Layout

#### 9.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.



## 10 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 10.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.2 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 10.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.5 术语表

#### TI 术语表

本术语表列出并解释了术语、首字母缩略词和定义。

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

9-Nov-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)                |
|-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|---------------------------------|
|                       | ` '      | . ,           |                |                       | . ,  | (4)                           | (5)                        |              | , ,                             |
| 5962-8685601RA        | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8685601RA<br>CD54HCT573F3A |
| CD54HCT573F           | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54HCT573F                     |
| CD54HCT573F.A         | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54HCT573F                     |
| CD54HCT573F3A         | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8685601RA<br>CD54HCT573F3A |
| CD54HCT573F3A.A       | Active   | Production    | CDIP (J)   20  | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8685601RA<br>CD54HCT573F3A |
| CD74HCT573DBR         | Active   | Production    | SSOP (DB)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HK573                           |
| CD74HCT573DBR.A       | Active   | Production    | SSOP (DB)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HK573                           |
| CD74HCT573E           | Active   | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HCT573E                     |
| CD74HCT573E.A         | Active   | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74HCT573E                     |
| CD74HCT573M           | Obsolete | Production    | SOIC (DW)   20 | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | HCT573M                         |
| CD74HCT573M96         | Active   | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HCT573M                         |
| CD74HCT573M96.A       | Active   | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HCT573M                         |
| CD74HCT573M96G4       | Active   | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | HCT573M                         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HCT573, CD74HCT573:

Catalog: CD74HCT573

Military: CD54HCT573

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74HCT573DBR | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| CD74HCT573M96 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CD74HCT573M96 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| CD74HCT573DBR | SSOP         | DB              | 20   | 2000 | 353.0       | 353.0      | 32.0        |  |
| CD74HCT573M96 | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |  |
| CD74HCT573M96 | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74HCT573E   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT573E.A | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月