## CDCV855, CDCV855I 2.5-V PHASE-LOCK LOOP CLOCK DRIVER

SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002



#### description

The CDCV855 is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK,  $\overline{\text{CLK}}$ ) to four differential pairs of clock outputs (Y[0:3],  $\overline{\text{Y[0:3]}}$ ) and one differential pair of feedback clock outputs (FBOUT,  $\overline{\text{FBOUT}}$ ). When  $\overline{\text{PWRDWN}}$  is high, the outputs switch in phase and frequency with CLK. When  $\overline{\text{PWRDWN}}$  is low, all outputs are disabled to a high-impedance state (3-state), and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit detects the low-frequency condition and after applying a >20-MHz input signal this detection circuit turns on the PLL again and enables the outputs.

When  $AV_{DD}$  is tied to GND, the PLL is turned off and bypassed for test purposes. The CDCV855 is also able to track spread spectrum clocking for reduced EMI.

Since the CDCV855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCV855 is characterized for both commercial and industrial temperature ranges.

#### AVAILABLE OPTIONS

| <b>.</b>      | PACKAGED DEVICES |
|---------------|------------------|
| ТА            | TSSOP (PW)       |
| 0°C to 70°C   | CDCV855PW        |
| -40°C to 85°C | CDCV855IPW       |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **FUNCTION TABLE** (Select Functions)

|                  | INPUT  | ·s       |                      |        | OU.    |       | PLL   |              |
|------------------|--------|----------|----------------------|--------|--------|-------|-------|--------------|
| AV <sub>DD</sub> | PWRDWN | CLK      | CLK                  | Y[0:3] | Y[0:3] | FBOUT | FBOUT |              |
| GND              | Н      | L        | Н                    | L      | Н      | L     | Н     | Bypassed/Off |
| GND              | Н      | Н        | L                    | Н      | L      | Н     | L     | Bypassed/Off |
| X                | L      | L        | Н                    | Z      | Z      | Z     | Z     | Off          |
| X                | L      | Н        | L                    | Z      | Z      | Z     | Z     | Off          |
| 2.5 V (nom)      | Н      | L        | Н                    | L      | Н      | L     | Н     | On           |
| 2.5 V (nom)      | Н      | Н        | L                    | Н      | Ĺ      | Н     | L     | On           |
| 2.5 V (nom)      | Х      | <20 MHz† | <20 MHz <sup>†</sup> | Z      | Z      | Z     | Z     | Off          |

<sup>†</sup> Typically 10 MHz

# functional block diagram



### **Terminal Functions**

| TER           | MINAL                |     | D.F.CODIDTION                                       |  |  |  |  |
|---------------|----------------------|-----|-----------------------------------------------------|--|--|--|--|
| NAME          | NO.                  | 1/0 | DESCRIPTION                                         |  |  |  |  |
| AGND          | 10                   |     | Ground for 2.5-V analog supply                      |  |  |  |  |
| $AV_{DD}$     | 9                    |     | 2.5-V analog supply                                 |  |  |  |  |
| CLK, CLK      | 6, 7                 | -   | Differential clock input                            |  |  |  |  |
| FBIN, FBIN    | 23, 22               | ı   | Feedback differential clock input                   |  |  |  |  |
| FBOUT, FBOUT  | 19, 20               | 0   | Feedback differential clock output                  |  |  |  |  |
| GND           | 1, 5, 14, 15, 28     |     | Ground                                              |  |  |  |  |
| PWRDWN        | 24                   | 1   | Control input to turn device in the power-down mode |  |  |  |  |
| $V_{DDQ}$     | 4, 8, 11, 18, 21, 25 |     | 2.5-V supply                                        |  |  |  |  |
| Y[0:3]        | 3, 12, 17, 26        | 0   | Buffered output copies of input clock, CLK          |  |  |  |  |
| <u>Y[0:3]</u> | 2, 13, 16, 27        | 0   | Buffered output copies of input clock, CLK          |  |  |  |  |



SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage range, V <sub>DDQ</sub> , AV <sub>DD</sub>           |                                   |
|---------------------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Notes 1 and 2)             | 0.5 V to V <sub>DDQ</sub> + 0.5 V |
| Output voltage range, VO (see Notes 1 and 2)                        | 0.5 V to V <sub>DDQ</sub> + 0.5 V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{DDQ}$ )      | ±50 mA                            |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{DDQ}$ )     | ±50 mA                            |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{DDQ}$ )         | ±50 mA                            |
| Continuous current to GND or V <sub>DDQ</sub>                       | ±100 mA                           |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): PW package | 105.8°C/W                         |
| Storage temperature range T <sub>stq</sub>                          |                                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. This value is limited to 3.6 V maximum.
  - 3. The package thermal impedance is calculated in accordance with JESD 51.

## recommended operating conditions (see Note 4)

|                                                                 |                      | MIN                        | TYP                 | MAX                        | UNIT |
|-----------------------------------------------------------------|----------------------|----------------------------|---------------------|----------------------------|------|
| Supply voltage, V <sub>DDQ</sub> , AV <sub>DD</sub>             |                      | 2.3                        |                     | 2.7                        | V    |
| Law law Band or kan V                                           | CLK, CLK, FBIN, FBIN |                            |                     | V <sub>DDQ</sub> /2 – 0.18 |      |
| Low-level input voltage, V <sub>IL</sub>                        | PWRDWN               | -0.3                       |                     | 0.7                        | V    |
| I Pale Javed Secretarial terrory M                              | CLK, CLK, FBIN, FBIN | V <sub>DDQ</sub> /2 + 0.18 |                     |                            |      |
| High-level input voltage, V <sub>IH</sub>                       | PWRDWN               | 1.7                        |                     | V <sub>DDQ</sub> + 0.3     | V    |
| DC input signal voltage (see Note 5)                            |                      | -0.3                       |                     | $V_{DDQ}$                  | V    |
| Differential input signal voltage, V <sub>ID</sub> (see Note 6) | CLK, FBIN            | 0.36                       |                     | V <sub>DDQ</sub> + 0.6     | V    |
| Output differential cross-voltage, VO(X) (see Note 7)           |                      | V <sub>DDQ</sub> /2 - 0.2  | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 + 0.2  | V    |
| Input differential pair cross-voltage, $V_{I(X)}$ (see Note     | 7)                   | V <sub>DDQ</sub> /2 - 0.2  |                     | $V_{DDQ}/2 + 0.2$          | V    |
| High-level output current, IOH                                  |                      |                            |                     | -12                        | mA   |
| Low-level output current, IOL                                   |                      |                            |                     | 12                         | mA   |
| Input slew rate, SR (see Figure 7)                              | ·                    | 1                          |                     | 4                          | V/ns |
| On continue for a sin to consume to                             | Commercial           | 0                          |                     | 85                         | 00   |
| Operating free-air temperature, T <sub>A</sub>                  | Industrial           | -40                        |                     | 85                         | °C   |

#### NOTES: 4. Unused inputs must be held high or low to prevent them from floating.

- 5. DC input signal voltage specifies the allowable dc execution of differential input.
- 6. Differential input signal voltage specifies the differential voltage |VTR VCP| required for switching, where VTR is the true input level and VCP is the complementary input level.
- 7. Differential cross-point voltage is expected to track variations of V<sub>DDQ</sub> and is the voltage at which the differential signals must be crossing.



SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                              |                    | TEST C                                                                    | ONDITIONS                     | MIN                       | TYP†                | MAX                       | UNIT |
|---------------------|--------------------------------------------------------|--------------------|---------------------------------------------------------------------------|-------------------------------|---------------------------|---------------------|---------------------------|------|
| VIK                 | Input voltage                                          | All inputs         | $V_{DDQ} = 2.3 V,$                                                        | I <sub>I</sub> = -18 mA       |                           |                     | -1.2                      | V    |
| V                   | High lavel avenue                                      |                    | V <sub>DDQ</sub> = min to max                                             | c, I <sub>OH</sub> = -1 mA    | V <sub>DDQ</sub> – 0.1    |                     |                           | V    |
| VOH                 | High-level output                                      | voitage            | $V_{DDQ} = 2.3 V$ ,                                                       | $I_{OH} = -12 \text{ mA}$     | 1.7                       |                     |                           | V    |
| V                   | Low-level output                                       | voltogo            | V <sub>DDQ</sub> = min to max                                             | $k$ , $I_{OL} = 1 \text{ mA}$ |                           |                     | 0.1                       | V    |
| V <sub>OL</sub>     | Low-level output                                       | voitage            | $V_{DDQ} = 2.3 V,$                                                        | $I_{OL} = 12 \text{ mA}$      |                           |                     | 0.6                       | V    |
| ЮН                  | High-level output                                      | current            | $V_{DDQ} = 2.3 V,$                                                        | V <sub>O</sub> = 1 V          | -18                       | -32                 |                           | mA   |
| loL                 | Low-level output                                       | current            | $V_{DDQ} = 2.3 V,$                                                        | V <sub>O</sub> = 1.2 V        | 26                        | 35                  |                           | mA   |
| $V_{OD}$            | Output voltage sv                                      | wing               | Differential outputs                                                      | are terminated with           | 1.1                       |                     | V <sub>DDQ</sub> – 0.4    |      |
| VOX                 | Output differential cross-voltage <sup>‡</sup>         |                    | Differential outputs are terminated with 120 $\Omega$                     |                               | V <sub>DDQ</sub> /2 – 0.2 | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 + 0.2 | V    |
| lį                  | Input current                                          |                    | $V_{DDQ} = 2.7 V,$                                                        | V <sub>I</sub> = 0 V to 2.7 V |                           |                     | ±10                       | μΑ   |
| I <sub>OZ</sub>     | High-impedance-<br>current                             | state output       | V <sub>DDQ</sub> = 2.7 V,                                                 | $V_O = V_{DDQ}$ or GND        |                           |                     | ±10                       | μΑ   |
| I <sub>DD(PD)</sub> | Power-down curr<br>V <sub>DDQ</sub> + AV <sub>DD</sub> | ent on             | CLK and $\overline{\text{CLK}} = 0 \text{ N}$<br>$\Sigma$ of IDD and AIDD | IHz; PWRDWN = Low;            |                           | 100                 | 200                       | μΑ   |
|                     |                                                        | .,                 | Differential outputs are terminated with 120 $\Omega$ / CL = 14 pF        | , ,,,,,,,,,                   |                           | 150                 | 180                       |      |
| IDD                 | Dynamic current                                        | on VDDQ            | Differential outputs are terminated with $120 \Omega / CL = 0 pF$         |                               |                           | 130                 | 160                       | mA   |
| $AI_{DD}$           | Supply current or                                      | n AV <sub>DD</sub> | f <sub>O</sub> = 167 MHz                                                  |                               |                           | 8                   | 10                        | mA   |
| Cl                  | Input capacitance                                      | 9                  | V <sub>DDQ</sub> = 2.5 V                                                  | $V_I = V_{DDQ}$ or GND        | 2                         | 2.5                 | 3                         | pF   |
| CO                  | Output capacitan                                       | се                 | V <sub>DDQ</sub> = 2.5 V                                                  | $V_O = V_{DDQ}$ or GND        | 2.5                       | 3                   | 3.5                       | pF   |

<sup>†</sup> All typical values are at respective nominal VDDQ.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature

|      | PARAMETER                         | MIN | MAX | UNIT |
|------|-----------------------------------|-----|-----|------|
| fCLK | Operating clock frequency         | 60  | 180 | MHz  |
|      | Input clock duty cycle            | 40% | 60% |      |
|      | Stabilization time (PLL mode)     |     | 10  | μs   |
|      | Stabilization time (Bypass mode)§ |     | 30  | ns   |

<sup>§</sup> Recovery time required when the device goes from power-down mode into bypass mode (test mode with AVDD at GND).



Differential cross-point voltage is expected to track variation of VDDQ and is the voltage at which the differential signals must be crossing.

Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.

SCAS660A - SEPTEMBER 2001 - REVISED DECEMBER 2002

# switching characteristics

|                                     | PARAMETER                                    | TES                         | T CONDITIONS        | MIN  | TYP <sup>†</sup> MAX | UNIT |  |
|-------------------------------------|----------------------------------------------|-----------------------------|---------------------|------|----------------------|------|--|
| tPLH <sup>‡</sup>                   | Low-to-high level propagation delay time     | Test mod                    | e/CLK to any output |      | 4.5                  | ns   |  |
| <sup>‡</sup>                        | High-to-low level propagation delay time     | Test mode/CLK to any output |                     |      | 4.5                  | ns   |  |
| . 8                                 | Fig. ( ) 0 Fig. 5                            | 66 MHz                      |                     | -55  | 55                   | ps   |  |
| <sup>t</sup> jit(per) <sup>§</sup>  | Jitter (period), See Figure 5                | 100/133/                    | 167/180 MHz         | -35  | 35                   | ps   |  |
| . 8                                 |                                              | 66 MHz                      |                     | -60  | 60                   |      |  |
| t <sub>jit(cc)</sub> §              | Jitter (cycle-to-cycle), See Figure 2        | 100/133/                    | 167/180 MHz         | -50  | 50                   | ps   |  |
|                                     |                                              | 66 MHz                      |                     | -130 | 130                  |      |  |
| <sup>t</sup> jit(hper) <sup>§</sup> | Half-period jitter, See Figure 6             | 100 MHz                     |                     | -90  | 90                   | ps   |  |
| , , ,                               |                                              | 133/167/180 MHz             |                     |      | 75                   |      |  |
|                                     | 0                                            | Load = 120Ω / 14 pF         |                     |      | 2                    | V/ns |  |
| <sup>t</sup> slr(o)                 | Output clock slew rate, See Figure 7         | Load = 12                   | 20Ω / 4 pF          | 1    | 3                    | V/ns |  |
|                                     |                                              |                             | 66 MHz              | -180 | 180                  |      |  |
|                                     |                                              | SSC off                     | 100/133 MHz         | -130 | 130                  |      |  |
| . 8                                 | Dynamic phase offset (this includes jitter), |                             | 167/180 MHz         | -90  | 90                   |      |  |
| <sup>t</sup> d(Ø) <sup>§</sup>      | See Figure 3(b)                              |                             | 66 MHz              | -230 | 230                  | ps   |  |
|                                     |                                              | SSC on                      | 100/133 MHz         | -170 | 170                  | 1    |  |
|                                     |                                              |                             | 167/180 MHz         | -100 | 100                  |      |  |
|                                     | Olatia who are affect. One Firm of (2)       | 66 MHz                      |                     | -150 | 150                  |      |  |
| <sup>t</sup> (Ø)                    | Static phase offset, See Figure 3(a)         | 100/133/                    | 167/180 MHz         | -100 | 100                  | ps   |  |
| tsk <sub>(O)</sub> ¶                | Output skew, See Figure 4                    |                             |                     |      | 50                   | ps   |  |
| tr, tf                              | Output rise and fall times (20% – 80%)       | Load: 120                   | ) Ω/14 pF           | 650  | 900                  | ps   |  |

<sup>†</sup> All typical values are at a respective nominal V<sub>DDQ</sub>. ‡ Refers to transition of noninverting output

<sup>§</sup> This parameter is assured by design but can not be 100% production tested. ¶ All differential output pins are terminated with 120  $\Omega$ /14 pF.

#### PARAMETER MEASUREMENT INFORMATION



NOTE:  $V_{(TT)} = GND$ 

Figure 1. Output Load Test Circuit



Figure 2. Cycle-to-Cycle Jitter

#### PARAMETER MEASUREMENT INFORMATION



(N is a Large Number of Samples)

(a) Static Phase Offset



(b) Dynamic Phase Offset

Figure 3. Phase Offset



Figure 4. Output Skew

#### PARAMETER MEASUREMENT INFORMATION



Figure 5. Period Jitter



Figure 6. Half-Period Jitter



Figure 7. Input and Output Slew Rates

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| CDCV855IPW            | NRND   | Production    | TSSOP (PW)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCV855-I    |
| CDCV855IPWR           | NRND   | Production    | TSSOP (PW)   28 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCV855-I    |
| CDCV855PW             | NRND   | Production    | TSSOP (PW)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | CDCV855      |
| CDCV855PWR            | NRND   | Production    | TSSOP (PW)   28 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | CDCV855      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCV855IPWR | TSSOP           | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.75       | 10.1       | 1.8        | 12.0       | 16.0      | Q1               |
| CDCV855PWR  | TSSOP           | PW                 | 28 | 2000 | 330.0                    | 16.4                     | 6.75       | 10.1       | 1.8        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCV855IPWR | TSSOP        | PW              | 28   | 2000 | 353.0       | 353.0      | 32.0        |
| CDCV855PWR  | TSSOP        | PW              | 28   | 2000 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CDCV855IPW | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| CDCV855PW  | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

PW (R-PDSO-G28)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025