











SBAS246B - DECEMBER 2001 - REVISED NOVEMBER 2014

**DAC8532** 

# DAC8532 Dual Channel, 16-Bit, Low Power, Serial Input **Digital-To-Analog Converter**

#### **Features**

- 16-Bit Monotonic Over Temperature
- MicroPower Operation: 500 µA at 5 V
- Power-On Reset to Zero-Scale
- Power Supply: 2.7 V to 5.5 V
- Settling Time: 10 µs to ±0.003% FSR
- Ultra-Low AC Crosstalk: -100 dB Typ
- Low-Power Serial Interface With Schmitt-Triggered Inputs
- On-Chip Output Buffer Amplifier With Rail-to-Rail Operation
- **Double-Buffered Input Architecture**
- Simultaneous or Sequential Output Update and Powerdown
- Available in a Tiny VSSOP-8 Package

## **Applications**

- Portable Instrumentation
- Closed-Loop Servo Control
- **Process Control**
- **Data Acquisition Systems**
- Programmable Attenuation
- PC Peripherals

## 3 Description

The DAC8532 is a dual channel, 16-bit digital-toanalog converter (DAC) offering low power operation and a flexible serial host interface. Each on-chip precision output amplifier allows rail-to-rail output swing to be achieved over the supply range of 2.7 V to 5.5 V. The device supports a standard 3-wire serial interface capable of operating with input data clock frequencies up to 30 MHz for  $V_{DD} = 5 \text{ V}$ .

The DAC8532 requires an external reference voltage to set the output range of each DAC channel. The device incorporates a power-on reset circuit which ensures that the DAC outputs power up at zero-scale and remain there until a valid write takes place. The DAC8532 provides a flexible power-down feature, accessible over the serial interface, that reduces the current consumption of the device to 200 nA at 5 V.

The low-power consumption of the device in normal operation makes it ideally suited to portable batteryother operated equipment and low-power applications. The power consumption is 2.5 mW at 5 V, reducing to 1 μW in power-down mode.

The DAC8532 is available in a VSSOP-8 package with a specified operating temperature range of -40°C to 105°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |  |  |
|-------------|-----------|-------------------|--|--|--|--|
| DAC8532     | VSSOP (8) | 3.00 mm × 3.00 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# Simplified Diagram





## **Table of Contents**

| 1 | Features 1                             |    | 8.2 Functional Block Diagram         | 10 |
|---|----------------------------------------|----|--------------------------------------|----|
| 2 |                                        |    | 8.3 Feature Description              |    |
|   | Applications                           |    | 8.4 Device Functional Modes          |    |
| 3 | Description                            |    | 8.5 Register Maps                    |    |
| 4 | Simplified Diagram 1                   | 9  | Application and Implementation       |    |
| 5 | Revision History2                      | 9  | · ·                                  |    |
| 6 | Pin Configuration and Functions3       |    | 9.1 Application Information          |    |
| 7 | Specifications3                        | 40 | 9.2 Typical Application              |    |
|   | 7.1 Absolute Maximum Ratings           |    | Power Supply Recommendations         |    |
|   | 7.2 Handling Ratings3                  | 11 | Layout                               | 23 |
|   | 7.3 Recommended Operating Conditions 4 |    | 11.1 Layout Guidelines               | 23 |
|   | 7.4 Thermal Information                |    | 11.2 Layout Example                  | 24 |
|   | 7.5 Electrical Characteristics 4       | 12 | Device and Documentation Support     | 24 |
|   | 7.6 Timing Requirements                |    | 12.1 Trademarks                      | 24 |
|   | 7.7 Typical Characteristics            |    | 12.2 Electrostatic Discharge Caution | 24 |
| 0 | • •                                    |    | 12.3 Glossary                        |    |
| 0 | Detailed Description                   | 13 | Mechanical, Packaging, and Orderable |    |
|   | 8.1 Overview                           |    | Information                          | 24 |
|   |                                        |    |                                      |    |

## **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision A (May 2003) to Revision B

**Page** 

## Changes from Original (December 2001) to Revision A

Page

 Added text string "No device pin should be brought high before power is applied to the device." to the Power-On Reset Description.



## 6 Pin Configuration and Functions



## **Pin Functions**

|     | i iii i diiddidiid                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|-----|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PIN | NAME                                                | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 1   | $V_{DD}$                                            | Power supply input, 2.7 V to 5.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 2   | $V_{REF}$                                           | Reference voltage input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 3   | V <sub>OUT</sub> B Analog output voltage from DAC B |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 4   | V <sub>OUT</sub> A                                  | Analog output voltage from DAC A                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 5   | SYNC                                                | Level triggered SYNC input (active LOW). This is the frame synchronization signal for the input data. When SYNC goes LOW, it enables the input shift register and data is transferred on the falling edges of SCLK. The action specified by the 8-bit control byte and 16-bit data word is executed following the 24th falling SCLK clock edge (unless SYNC is taken HIGH before this edge in which case the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the DAC8532). |  |  |  |  |  |
| 6   | SCLK                                                | Serial Clock Input. Data can be transferred at rates up to 30 MHz at 5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 7   | D <sub>IN</sub>                                     | Serial Data Input. Data is clocked into the 24-bit input shift register on the falling edge of the serial clock input.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 8   | GND                                                 | Ground reference point for all circuitry on the part.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                               | MIN  | MAX                  | UNIT |
|-----------------------------------------------|------|----------------------|------|
| V <sub>DD</sub> to GND                        | -0.3 | 6                    |      |
| Digital input voltage to GND                  | -0.3 | V <sub>DD</sub> +0.3 | V    |
| V <sub>OUTA</sub> or V <sub>OUTB</sub> to GND | -0.3 | V <sub>DD</sub> +0.3 |      |
| Operating temperature range                   | -40  | 105                  | °C   |
| TJ                                            |      | 150                  | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 Handling Ratings

|                    |                           |                                                                               | MIN | MAX  | UNIT |
|--------------------|---------------------------|-------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature range |                                                                               | -65 | 150  | °C   |
| V <sub>(ESD)</sub> |                           | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   |     | 1000 | V    |
|                    | Electrostatic discharge   | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) |     | 500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.3 Recommended Operating Conditions

all specifications -40°C to 105°C (unless otherwise noted)

|                                               | MIN | NOM MAX  | UNIT |
|-----------------------------------------------|-----|----------|------|
| V <sub>DD</sub> to GND                        | 0   | 5.5      |      |
| Digital input voltage to GND                  | 0   | $V_{DD}$ | V    |
| V <sub>OUTA</sub> or V <sub>OUTB</sub> to GND | 0   | $V_{DD}$ |      |
| Operating temperature range                   | -40 | 105      | °C   |

## 7.4 Thermal Information

|                       |                                              | DAC8532 |       |
|-----------------------|----------------------------------------------|---------|-------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGK     | UNIT  |
|                       |                                              | 8 PINS  |       |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 164.0   |       |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 59.4    |       |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 84.8    | °C/W  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 6.5     | -C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 83.3    |       |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a     |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

 $V_{DD}$  = 2.7 V to 5.5 V, all specifications -40°C to 105°C (unless otherwise noted)

| PARAMETER                         | TEST CONDITIONS                                                                      | MIN         | TYP   | MAX       | UNIT          |
|-----------------------------------|--------------------------------------------------------------------------------------|-------------|-------|-----------|---------------|
| STATIC PERFORMANCE <sup>(1)</sup> |                                                                                      |             |       |           |               |
| Resolution                        |                                                                                      | 16          |       |           | Bits          |
| Relative accuracy                 |                                                                                      |             |       | ±0.0987   | % of FSR      |
| Differential nonlinearity         | 16-bit monotonic                                                                     |             |       | ±1        | LSB           |
| Zero code error                   |                                                                                      |             | 5     | 25        | mV            |
| Full-scale error                  |                                                                                      |             | -0.15 | -1        | % of FSR      |
| Gain error                        |                                                                                      |             |       | ±1        | % of FSR      |
| Zero code error drift             |                                                                                      |             | ±20   |           | μV/°C         |
| Gain temperature coefficient      |                                                                                      |             | ±5    |           | ppm of FSR/°C |
| Channel to shound matching DCDD   | D 010 C 200 = F                                                                      |             | 15    |           | mV            |
| Channel-to-channel matching PSRR  | $R_L = 2 k\Omega$ , $C_L = 200 pF$                                                   |             | 0.75  |           | mV/V          |
| OUTPUT CHARACTERISTICS(2)         |                                                                                      |             |       |           |               |
| Output voltage range              |                                                                                      | 0           |       | $V_{REF}$ | V             |
| Output voltage pottling time      | To ±0.003% FSR 0200 <sub>H</sub> to FD00 <sub>H</sub> , $R_L = 2 \text{ k}\Omega$ ;  |             | 8     | 10        |               |
| Output voltage settling time      | $0 \text{ pF} < C_L < 200 \text{ pF}, R_L = 2 \text{ k}\Omega; C_L = 500 \text{ pF}$ | 12          |       | μs        |               |
| Slew rate                         |                                                                                      |             | 1     |           | V/µs          |
| Conscitive load stability         | R <sub>L</sub> = ∞                                                                   | 470<br>1000 |       | , r       |               |
| Capacitive load stability         | $R_L = 2 k\Omega$                                                                    |             |       | pF        |               |
| Code change glitch impulse        |                                                                                      | •           | 20    |           | nV-s          |
| Digital feedthrough               |                                                                                      |             | 0.5   |           | nV-s          |
| DC crosstalk                      | 1 LSB change around major carry                                                      |             | 0.25  |           | LSB           |
| AC crosstalk                      |                                                                                      | ·           | -100  | -96       | dB            |
| DC output impedance               |                                                                                      |             | 1     |           | Ω             |
| Chart aircuit aurrent             | V <sub>DD</sub> = 5 V                                                                |             | 50    |           | A             |
| Short circuit current             | V <sub>DD</sub> = 3 V                                                                | ·           | 20    |           | mA            |

<sup>(1)</sup> Linearity calculated using a reduced code range of 485 to 64714; output unloaded.

<sup>(2)</sup> Ensured by design and characterization, not production tested.



# **Electrical Characteristics (continued)**

 $V_{\text{DD}}$  = 2.7 V to 5.5 V, all specifications –40°C to 105°C (unless otherwise noted)

| PARAMETER                                  | TEST CONDITIONS                                               | MIN | TYP  | MAX      | UNIT |
|--------------------------------------------|---------------------------------------------------------------|-----|------|----------|------|
| Dower up time                              | Coming out of power-down mode $V_{DD} = 5 \text{ V}$          |     | 2.5  |          | μs   |
| Power-up time                              | Coming out of power-down mode $V_{DD} = 3 \text{ V}$          |     | 5    |          | μs   |
| AC PERFORMANCE                             |                                                               |     |      |          |      |
| SNR                                        |                                                               |     | 94   |          |      |
| THD                                        | BW = 20 kHz, V <sub>DD</sub> = 5 V, F <sub>OUT</sub> = 1 kHz, |     | 67   |          | ٩D   |
| SFDR                                       | 1st 19 harmonics removed                                      | ·   | 69   |          | dB   |
| SINAD                                      |                                                               | ·   | 65   |          |      |
| REFERENCE INPUT                            | '                                                             |     |      | ,        |      |
|                                            | $V_{REF} = V_{DD} = 5 V$                                      |     | 67   | 90       |      |
| Reference current                          | $V_{REF} = V_{DD} = 3 \text{ V}$                              | •   | 40   | 54       | μΑ   |
| Reference input range                      |                                                               | 0   |      | $V_{DD}$ | V    |
| Reference input impedance                  |                                                               |     | 75   |          | kΩ   |
| LOGIC INPUTS (2)                           | ,                                                             |     |      | ,        |      |
| Input current                              |                                                               |     |      | ±1       | μΑ   |
| V 1 1 1 0W 1                               | V <sub>DD</sub> = 5 V                                         |     |      | 0.8      | .,   |
| V <sub>IN</sub> L, Input LOW voltage       | V <sub>DD</sub> = 3 V                                         |     |      | 0.6      | V    |
|                                            | V <sub>DD</sub> = 5 V                                         | 2.4 |      |          |      |
| V <sub>IN</sub> H, Input HIGH voltage      | V <sub>DD</sub> = 3 V                                         | 2.1 |      |          | V    |
| Pin capacitance                            |                                                               |     |      | 3        | pF   |
| POWER REQUIREMENTS                         | ,                                                             |     |      | ,        |      |
| $V_{DD}$                                   |                                                               | 2.7 |      | 5.5      | V    |
| I <sub>DD</sub> (normal mode)              | DAC active and excluding load current                         |     |      |          |      |
| $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | V V OND                                                       |     | 500  | 800      |      |
| V <sub>DD</sub> = 2.7 V to 3.6 V           | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                          | ·   | 450  | 750      | μΑ   |
| I <sub>DD</sub> (all power-down modes)     |                                                               |     |      |          |      |
| V <sub>DD</sub> = 3.6 V to 5.5 V           | ., ., ., ., .,                                                |     | 0.2  | 1        |      |
| V <sub>DD</sub> = 2.7 V to 3.6 V           | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                          |     | 0.05 | 1        | μΑ   |
| POWER EFFICIENCY                           | ,                                                             |     |      | +        |      |
| I <sub>OUT</sub> /I <sub>DD</sub>          | $I_{LOAD} = 2 \text{ mA}, V_{DD} = 5 \text{ V}$               |     | 89%  |          |      |
| TEMPERATURE RANGE                          | ,                                                             |     |      | <u>'</u> |      |
| Specified performance                      |                                                               | -40 |      | 105      | °C   |



# 7.6 Timing Requirements (1)(2)

 $V_{DD}$  = 2.7 V to 5.5 V, all specifications –40°C to 105°C (unless otherwise noted)

|                    | PARAMETER                                    | TEST CONDITIONS                            | MIN  | TYP | MAX | UNIT |  |
|--------------------|----------------------------------------------|--------------------------------------------|------|-----|-----|------|--|
| t <sub>1</sub> (3) | SCLK avalatima                               | V <sub>DD</sub> = 2.7 V to 3.6 V           | 50   |     |     | 20   |  |
| l <sub>1</sub> (*) | SCLK cycle time                              | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 33   |     |     | ns   |  |
|                    | CCLK I II CLI time                           | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 13   |     |     |      |  |
| t <sub>2</sub>     | SCLK HIGH time                               | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 13   |     |     | ns   |  |
|                    | SCLK LOW time                                | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 22.5 |     |     |      |  |
| t <sub>3</sub>     | SCER LOW time                                | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 13   |     |     | ns   |  |
|                    | CVNC to CCLV riging adapt actual time        | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0    |     |     |      |  |
| t <sub>4</sub>     | SYNC to SCLK rising edge setup time          | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 0    |     |     | ns   |  |
|                    | Data action time                             | V <sub>DD</sub> = 2.7 V to 3.6 V           | 5    |     |     |      |  |
| t <sub>5</sub>     | Data setup time                              | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 5    |     |     | ns   |  |
|                    | Data hold time                               | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 4.5  |     |     |      |  |
| t <sub>6</sub>     | Data floid time                              | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 4.5  |     |     | ns   |  |
|                    | 2.4th COLK falling admants CVNO vision adman | V <sub>DD</sub> = 2.7 V to 3.6 V           | 0    |     |     |      |  |
| t <sub>7</sub>     | 24th SCLK falling edge to SYNC rising edge   | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 0    |     |     | ns   |  |
| 4                  | Minimum SYNC HIGH time                       | V <sub>DD</sub> = 2.7 V to 3.6 V           | 50   |     |     |      |  |
| t <sub>8</sub>     | Minimum STNC nigh line                       | V <sub>DD</sub> = 3.6 V to 5.5 V           | 33   |     |     | ns   |  |
| t <sub>9</sub>     | 24th SCLK falling edge to SYNC falling edge  | V <sub>DD</sub> = 2.7 V to 5.5 V           | 100  |     |     | ns   |  |

- All input signals are specified with  $t_R$  =  $t_F$  = 5 ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of ( $V_{IL}$  +  $V_{IH}$ )/2. See Serial Write Operation timing diagram Figure 1.
- Maximum SCLK frequency is 30 MHz at  $V_{DD}$  = 3.6 V to 5.5 V and 20 MHz at  $V_{DD}$  = 2.7 V to 3.6 V.



Figure 1. Serial Write Operation



## 7.7 Typical Characteristics



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2001–2014, Texas Instruments Incorporated



## **Typical Characteristics (continued)**



Copyright © 2001–2014, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2001–2014, Texas Instruments Incorporated



## **Typical Characteristics (continued)**





## 8 Detailed Description

#### 8.1 Overview

The DAC8532 is a dual channel, 16-bit digital-to-analog converter (DAC) offering low power operation and a flexible serial host interface. Each on-chip precision output amplifier allows rail-to-rail output swing to be achieved over the supply range of 2.7 V to 5.5 V. The device supports a standard 3-wire serial interface capable of operating with input data clock frequencies up to 30 MHz for  $V_{DD} = 5 \text{ V}$ .

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 DAC Section

The architecture of each channel of the DAC8532 consists of a resistor string DAC followed by an output buffer amplifier. Figure 31 shows a simplified block diagram of the DAC architecture.



Figure 31. DAC8532 Architecture

The input coding for each device is unipolar straight binary, so the ideal output voltage is given by:

$$V_{OUT}X = V_{REF} \times \frac{D}{65536} \tag{1}$$

where D = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 65535.  $V_{OUT}X$  refers to channel A or B.



## Feature Description (continued)

#### 8.3.2 Resistor String

The resistor string section is shown in Figure 32. It is simply a divide-by-2 resistor followed by a string of resistors, each of value R. The code loaded into the DAC register determines at which node on the string the voltage is tapped off. This voltage is then applied to the output amplifier by closing one of the switches connecting the string to the amplifier.



Figure 32. Resistor String

#### 8.3.3 Output Amplifier

Each output buffer amplifier is capable of generating rail-to-rail voltages on its output which approaches an output range of 0 V to  $V_{DD}$  (gain and offset errors must be taken into account). Each buffer is capable of driving a load of 2 k $\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical characteristics.

#### 8.3.4 Serial Interface

The DAC8532 uses a 3-wire serial interface ( $\overline{\text{SYNC}}$ , SCLK, and D<sub>IN</sub>), which is compatible with SPI<sup>TM</sup> and QSP<sup>TM</sup>, and Microwire<sup>TM</sup> interface standards, as well as most DSPs. See the Serial Write Operation timing diagram for an example of a typical write sequence.

The write sequence begins by bringing the  $\overline{\text{SYNC}}$  line LOW. Data from the D<sub>IN</sub> line is clocked into the 24-bit shift register on each falling edge of SCLK. The serial clock frequency can be as high as 30 MHz, making the DAC8532 compatible with high speed DSPs. On the 24th falling edge of the serial clock, the last data bit is clocked into the shift register and the programmed function is executed (i.e., a change in Data Buffer contents, DAC register contents, and/or a change in the power-down mode of a specified channel or channels).



## **Feature Description (continued)**

At this point, the SYNC line may be kept LOW or brought HIGH. In either case, the minimum delay time from the 24th falling SCLK edge to the next falling SYNC edge must be met in order to properly begin the next cycle. To assure the lowest power consumption of the device, care should be taken that the digital input levels are as close to each rail as possible. (See the *Typical Characteristics* section for the *Supply Current vs Logic Input Voltage* transfer characteristic curve).

#### 8.3.5 Power-On Reset

The DAC8532 contains a power-on reset circuit that controls the output voltage during power-up. On power-up, the DAC registers are filled with zeros and the output voltages are set to zero-scale; they remain there until a valid write sequence and load command is made to the respective DAC channel. This is useful in applications where it is important to know the state of the output of each DAC output while the device is in the process of powering up.

No device pin should be brought high before power is applied to the device.

### 8.4 Device Functional Modes

#### 8.4.1 Input Shift Register

The input shift register of the DAC8532 is 24 bits wide (see Figure 33) and is made up of 8 control bits (DB16–DB23) and 16 data bits (DB0–DB15). The first two control bits (DB22 and DB23) are reserved and must be 0 for proper operation. LD A (DB20) and LD B (DB21) control the updating of each analog output with the specified 16-bit data value or power- down command. Bit DB19 is a *Don't Care* bit which does not affect the operation of the DAC8532 and can be 1 or 0. The following control bit, Buffer Select (DB18), controls the destination of the data (or power-down command) between DAC A and DAC B. The final two control bits, PD0 (DB16) and PD1 (DB17), select the power-down mode of one or both of the DAC channels. The four modes are normal mode or any one of three power-down modes. A more complete description of the operational modes of the DAC8532 can be found in the Power-Down Modes section. The remaining sixteen bits of the 24-bit input word make up the data bits. These are transferred to the specified Data Buffer or DAC Register, depending on the command issued by the control byte, on the 24th falling edge of SCLK. See Table 2 and Table 3 for more information.

| DB23     |   |     |     |   |               |     |     |     |     |     | DB12 |
|----------|---|-----|-----|---|---------------|-----|-----|-----|-----|-----|------|
| 0        | 0 | LDB | LDA | Х | Buffer Select | PD1 | PD0 | D15 | D14 | D13 | D12  |
| DB11 DB0 |   |     |     |   |               |     |     |     |     |     |      |
| ווסט     |   |     |     |   |               |     |     |     |     |     | טפט  |

Figure 33. DAC8532 Data Input Register Format

#### 8.4.2 SYNC Interrupt

In a normal write sequence, the SYNC line is kept LOW for at least 24 falling edges of SCLK and the addressed DAC register is updated on the 24th falling edge. However, if SYNC is brought HIGH before the 24th falling edge, it acts as an interrupt to the write sequence; the shift register is reset and the write sequence is discarded. Neither an update of the data buffer contents, DAC register contents or a change in the operating mode occurs (see Figure 34).





Figure 34. Interrupt and Valid SYNC Timing

#### 8.4.3 Power-Down Modes

The DAC8532 utilizes four modes of operation. These modes are accessed by setting two bits (PD1 and PD0) in the control *Load* action to one or both DACs. Table 1 shows how the state of the bits correspond to the register and performing a mode of operation of each channel of the device. (Each DAC channel can be powered down simultaneously or independently of each other. Power-down occurs after proper data is written into PD0 and PD1 and a *Load* command occurs.) See the *Operation Examples* section for additional information.

Table 1. Modes of Operation for the DAC8532
PD0 (DB16) OPERA

| PD1 (DB17) | PD0 (DB16) | OPERATING MODE                 |
|------------|------------|--------------------------------|
| 0          | 0          | Normal Operation               |
| _          | _          | Power-down modes               |
| 0          | 1          | Output typically 1 kΩ to GND   |
| 1          | 0          | Output typically 100 kΩ to GND |
| 1          | 1          | High impedance                 |

When both bits are set to 0, the device works normally with a typical power consumption of 500  $\mu$ A at 5 V. For the three power-down modes, however, the supply current falls to 200 nA at 5 V (50 nA at 3 V). Not only does the supply current fall but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has the advantage that the output impedance of the device is known while it is in power-down mode. There are three different options for power-down: The output is connected internally to GND through a 1 k $\Omega$  resistor, a 100 k $\Omega$  resistor, or it is left open-circuited (High-Impedance). The output stage is illustrated in Figure 35.



Figure 35. Output Stage During Power-Down (High Impedance)



All analog circuitry is shut down when the power-down mode is activated. Each DAC will exit power-down when PD0 and PD1 are set to 0, new data is written to the Data Buffer, and the DAC channel receives a *Load* command. The time to exit power-down is typically 2.5  $\mu$ s for  $V_{DD} = 5$  V and 5  $\mu$ s for  $V_{DD} = 3$  V (see the *Typical Characteristics* section.

### 8.5 Register Maps

#### **Table 2. Control Matrix**

| D23      | D22        | D21    | D20    | D19           | D18              | D17    | D16    | D15 | D14    | D13-D0       |                                                                             |  |  |
|----------|------------|--------|--------|---------------|------------------|--------|--------|-----|--------|--------------|-----------------------------------------------------------------------------|--|--|
| Reserved | Reserved   | Load B | Load A | Don't<br>Care | Buffer<br>Select | PD1    | PD0    | MSB | MSB-1  | MSB-2<br>LSB | DESCRIPTION                                                                 |  |  |
| (Alway   | s Write 0) |        |        |               | 0 = A,<br>1 = B  |        |        |     |        |              |                                                                             |  |  |
| 0        | 0          | 0      | 0      | Х             | #                | 0      | 0      |     | Data   | ì            | WR Buffer # w/Data                                                          |  |  |
| 0        | 0          | 0      | 0      | Х             | #                | See Ta | able 3 |     | X      |              | WR Buffer # w/Power-down Command                                            |  |  |
| 0        | 0          | 0      | 1      | Х             | #                | 0      | 0      |     | Data   | ì            | WR Buffer # w/Data and Load DAC A                                           |  |  |
| 0        | 0          | 0      | 1      | Х             | 0                | See Ta | able 3 |     | Х      |              | WR Buffer A w/Power-Down Command and LOAD DAC A (DAC A Powered Down)        |  |  |
| 0        | 0          | 0      | 1      | Х             | 1                | See Ta | able 3 |     | Х      |              | WR Buffer B w/Power-Down Command and LOAD DAC A                             |  |  |
| 0        | 0          | 1      | 0      | Х             | #                | 0      | 0      |     | Data   | ì            | WR Buffer # w/Data and Load DAC B                                           |  |  |
| 0        | 0          | 1      | 0      | Х             | 0                | See Ta | able 3 |     | Х      |              | WR Buffer A w/Power-Down Command and LOAD DAC B                             |  |  |
| 0        | 0          | 1      | 0      | Х             | 1                | See Ta | able 3 |     | Х      |              | WR Buffer B w/Power-Down Command and LOAD DAC B (DAC B Powered Down)        |  |  |
| 0        | 0          | 1      | 1      | Х             | #                | 0      | 0      |     | Data \ |              | WR Buffer # w/Data and Load DACs A and B                                    |  |  |
| 0        | 0          | 1      | 1      | Х             | 0                | See Ta | able 3 |     | Х      |              | WR Buffer A w/Power-Down Command and Load DACs A and B (DAC A Powered Down) |  |  |
| 0        | 0          | 1      | 1      | Х             | 1                | See Ta | able 3 |     | Х      |              | WR Buffer B w/Power-Down Command and Load DACs A and B (DAC B Powered Down) |  |  |

#### **Table 3. Power-Down Commands**

| D17 | D16 | OUTDUT IMPEDANCE DOWED DOWN COMMANDS |
|-----|-----|--------------------------------------|
| PD1 | PD0 | OUTPUT IMPEDANCE POWER DOWN COMMANDS |
| 0   | 1   | 1 kΩ                                 |
| 1   | 0   | 100 kΩ                               |
| 1   | 1   | High Impedance                       |

#### 8.5.1 Operation Examples

## Example 1: Write to Data Buffer A; Through Buffer B; Load DACA Through DACB Simultaneously

1st — Write to DataBuffer A:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|---|-----|-----|
| 0        | 0        | 0   | 0   | Х  | 0             | 0   | 0   | D15  | _ | D1  | D0  |

2nd — Write to Data Buffer B and Load DAC A and DAC B simultaneously:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|---|-----|-----|
| 0        | 0        | 1   | 1   | Х  | 1             | 0   | 0   | D15  | _ | D1  | D0  |

The DACA and DACB analog outputs simultaneously settle to the specified values upon completion of the 2<sup>nd</sup> write sequence. (The *Load* command moves the digital data from the data buffer to the DAC register at which time the conversion takes place and the analog output is updated. *Completion* occurs on the 24<sup>th</sup> falling SCLK edge after SYNC LOW.)

### **Example 2: Load New Data to DACA and DACB Sequentially**

1st — Write to Data Buffer A and Load DAC A: DACA output settles to specified value upon completion:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|---|-----|-----|
| 0        | 0        | 0   | 1   | Χ  | 0             | 0   | 0   | D15  | _ | D1  | D0  |



• 2nd — Write to Data Buffer B and Load DAC B: DACB output settles to specified value upon completion:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _ | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|---|-----|-----|
| 0        | 0        | 1   | 0   | Х  | 1             | 0   | 0   | D15  | _ | D1  | D0  |

After completion of the 1<sup>st</sup> write cycle, the DACA analog output settles to the voltage specified; upon completion of write cycle 2, the DACB analog output settles.

### Example 3: Power-Down DACA to 1 k $\Omega$ and Power-Down DACB to 100 k $\Omega$ Simultaneously

• 1st — Write power-down command to Data Buffer A:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _    | DB1    | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|------|--------|-----|
| 0        | 0        | 0   | 0   | Х  | 0             | 0   | 1   |      | Don' | t Care |     |

2nd — Write power-down command to Data Buffer B and Load DACA and DACB simultaneously:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _          | DB1 | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|------------|-----|-----|
| 0        | 0        | 1   | 1   | Х  | 1             | 1   | 0   |      | Don't Care |     |     |

The DACA and DACB analog outputs simultaneously power-down to each respective specified mode upon completion of the 2<sup>nd</sup> write sequence.

### **Example 4: Power-Down DACA and DACB to High-Impedance Sequentially:**

• 1st — Write power-down command to Data Buffer A and Load DAC A: DAC A output = Hi-Z:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _    | DB1    | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|------|--------|-----|
| 0        | 0        | 0   | 1   | Х  | 0             | 1   | 1   |      | Don' | t Care |     |

2nd — Write power-down command to Data Buffer B and Load DAC B: DAC B output = Hi-Z:

| Reserved | Reserved | LDB | LDA | DC | Buffer Select | PD1 | PD0 | DB15 | _    | DB1    | DB0 |
|----------|----------|-----|-----|----|---------------|-----|-----|------|------|--------|-----|
| 0        | 0        | 1   | 0   | Χ  | 1             | 1   | 1   |      | Don' | t Care |     |

The DACA and DACB analog outputs sequentially power-down to high-impedance upon completion of the 1<sup>st</sup> and 2<sup>nd</sup> write sequences, respectively.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 Current Consumption

The DAC8532 typically consumes 250  $\mu A$  at  $V_{DD}$  = 5 V and 225  $\mu A$  at  $V_{DD}$  = 3 V for each active channel, including reference current consumption. Additional current consumption can occur at the digital inputs if  $V_{IH}$ << $V_{DD}$ . For most efficient power operation, CMOS logic levels are recommended at the digital input to the DAC.

In power-down mode, typical current consumption is 200 nA. A delay time of 10 to 20 ms after a power-down command is issued to the DAC is typically sufficient for the power-down current to drop below 10  $\mu$ A.

## 9.1.2 Driving Resistive and Capacitive Loads

The DAC8532 output stage is capable of driving loads of up to 1000 pF while remaining stable. Within the offset and gain error margins, the DAC8532 can operate rail-to-rail when driving a capacitive load. Resistive loads of 2 k $\Omega$  can be driven by the DAC8532 while achieving a typical load regulation of 1%. As the load resistance drops below 2 k $\Omega$ , the load regulation error increases. When the outputs of the DAC are driven to the positive rail under resistive loading, the PMOS transistor of each Class-AB output stage can enter into the linear region. When this occurs, the added IR voltage drop deteriorates the linearity performance of the DAC. This only occurs within approximately the top 20 mV of the DAC's digital input-to-voltage output transfer characteristic. The reference voltage applied to the DAC8532 may be reduced below the supply voltage applied to  $V_{DD}$  in order to eliminate this condition if good linearity is a requirement at full scale (under resistive loading conditions).

#### 9.1.3 Crosstalk and AC Performance

The DAC8532 architecture uses separate resistor strings for each DAC channel in order to achieve ultra-low crosstalk performance. DC crosstalk seen at one channel during a full-scale change on the neighboring channel is typically less than 0.5LSBs. The AC crosstalk measured (for a full-scale, 1 kHz sine wave output generated at one channel, and measured at the remaining output channel) is typically under –100 dB, In addition, the DAC8532 can achieve typical AC performance of 96 dB signal-to-noise ratio (SNR) and 65 dB total harmonic distortion (THD), making the DAC8532 a solid choice for applications requiring low SNR at output frequencies at or below 4 kHz.

#### 9.1.4 Output Voltage Stability

The DAC8532 exhibits excellent temperature stability of 5 ppm/°C typical output voltage drift over the specified temperature range of the device. This enables the output voltage of each channel to stay within a  $\pm 25~\mu V$  window for a  $\pm 1$ °C ambient temperature change. Good power-supply rejection ratio (PSRR) performance reduces supply noise present on  $V_{DD}$  from appearing at the outputs to well below 10  $\mu V$ -s. Combined with good DC noise performance and true 16-bit differential linearity, the DAC8532 becomes a perfect choice for closed-loop control applications.

## 9.1.5 Settling Time and Output Glitch Performance

Settling time to within the 16-bit accurate range of the DAC8532 is achievable within 10  $\mu$ s for a full-scale code change at the input. Worst case settling times between consecutive code changes is typically less than 2  $\mu$ s, enabling update rates up to 500 ksps for digital input signals changing code-to-code. The high-speed serial interface of the DAC8532 is designed in order to support these high update rates.



## Application Information (continued)

For full-scale output swings, the output stage of each DAC8532 channel typically exhibits less than 100 mV of overshoot and undershoot when driving a 200 pF capacitive load. Code-to-code change glitches are extremely low (~10  $\mu$ V) given that the code-to-code transition does not cross an Nx4096 code boundary. Due to internal segmentation of the DAC8532, code-to-code glitches occur at each crossing of an Nx4096 code boundary. These glitches can approach 100 mVs for N = 15, but settle out within ~2  $\mu$ s.

#### 9.1.6 Microprocessor Interfacing

The following sections describe interfacing the DAC8532 with various microprocessors.

#### 9.1.6.1 DAC8532 to 8051 Interface

Figure 36 shows a serial interface between the DAC8532 and a typical 8051-type microcontroller. The setup for the interface is as follows: TXD of the 8051 drives SCLK of the DAC8532, while RXD drives the serial data line of the device. The SYNC signal is derived from a bit-programmable pin on the port of the 8051. In this case, port line P3.3 is used. When data is to be transmitted to the DAC8532, P3.3 is taken LOW. The 8051 transmits data in 8-bit bytes; thus only eight falling clock edges occur in the transmit cycle. To load data to the DAC, P3.3 is left LOW after the first eight bits are transmitted, then a second and third write cycle is initiated to transmit the remaining data. P3.3 is taken HIGH following the completion of the third write cycle. The 8051 outputs the serial data in a format which presents the LSB first, while the DAC8532 requires its data with the MSB as the first bit received. The 8051 transmit routine must therefore take this into account, and *mirror* the data as needed



NOTE: (1) Additional pins omitted for clarity

Figure 36. DAC8532 to 80C51/80L51 Interface

#### 9.1.6.2 DAC8532 to Microwire Interface

Figure 37 shows an interface between the DAC8532 and any Microwire compatible device. Serial data is shifted out on the falling edge of the serial clock and is clocked into the DAC8532 on the rising edge of the SK signal.



NOTE: (1) Additional pins omitted for clarity.

Microwire is a trademark of Texas Instruments

Figure 37. DAC8532 to Microwire Interface

#### 9.1.6.3 DAC8532 to 68HC11 Interface

Figure 38 shows a serial interface between the DAC8532 and the 68HC11 microcontroller. SCK of the 68HC11 drives the SCLK of the DAC8532, while the MOSI output drives the serial data line of the DAC. The SYNC signal is derived from a port line (PC7), similar to the 8051 diagram.



## **Application Information (continued)**



NOTE: (1) Additional pins omitted for clarity

Figure 38. DAC8532 to 68HC11 Interface

The 68HC11 should be configured so that its CPOL bit is 0 and its CPHA bit is 1. This configuration causes data appearing on the MOSI output to be valid on the falling edge of SCK. When data is being transmitted to the DAC, the SYNC line is held LOW (PC7). Serial data from the 68HC11 is transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. (Data is transmitted MSB first.) In order to load data to the DAC8532, PC7 is left LOW after the first eight bits are transferred, then a second and third serial write operation is performed to the DAC. PC7 is taken HIGH at the end of this procedure.

#### 9.1.7 DAC8532 to TMS320 DSP Interface

Figure 39 shows the connections between the DAC8532 and a TMS320 digital signal processor. By decoding the FSX signal, multiple DAC8532s can be connected to a single serial port of the DSP.



Figure 39. DAC8532 to TMS320 DSP

## 9.1.8 Bipolar Operation Using the DAC8532



Figure 40. Bipolar Operation with the DAC8532



## **Application Information (continued)**

The DAC8532 has been designed for single-supply operation but a bipolar output range is also possible using the circuit in Figure 40. The circuit shown will give an output voltage range of ±V<sub>REF</sub>. Rail-to-rail operation at the amplifier output is achievable using an amplifier such as the OPA703, see Figure 40.

The output voltage for any input code can be calculated as follows:

$$V_{OUT}X = \left[V_{REF} \times \left(\frac{D}{65536}\right) \times \left(\frac{R1 + R2}{R1}\right) - V_{REF} \times \left(\frac{R2}{R1}\right)\right]$$
(2)

where D represents the input code in decimal (0-65535).

With  $V_{RFF} = 5 \text{ V}$ , R1 - R2 = 10 k $\Omega$ .

$$V_{OUT}X = \left(\frac{10 \times D}{65536}\right) - 5 \text{ V} \tag{3}$$

This is an output voltage range of  $\pm 5$  V with  $0000_H$  corresponding to a -5 V output and FFFF<sub>H</sub> corresponding to a 5 V output. Similarly, using  $V_{RFF} = 2.5$  V, a  $\pm 2.5$  V output voltage range can be achieved.

## 9.2 Typical Application

### 9.2.1 Using REF5050 as a Power Supply for DAC8532

Due to the extremely low supply current required by the DAC8532, a possible configuration is to use the REF5050, a 5 V precision voltage reference, as the power supply and the reference for the DAC8532. This configuration is shown in Figure 41. This is especially useful if the power supply is noisy or if 5 V is not readily available as the system supply. This configuration has the drawback of not being able to reach full scale voltage. The output buffer of the DAC requires headroom between the power supply and the reference to generate an output voltage near the reference voltage without distortion or clipping.



Figure 41. REF5050 as a Power Supply to the DAC8532

#### 9.2.1.1 Design Requirements

The REF5050 requires three capacitors for operation:

- 1. A supply bypass capacitor ( $C_{BYPASS}$ ) ranging between 1  $\mu F$  and 10  $\mu F$  must be connected between the REF5050  $V_{IN}$  and GND pins.
- 2. A 1  $\mu$ F to 50  $\mu$ F output load capacitor (C<sub>L</sub>) must be connected between the REF5050 V<sub>OUT</sub> and GND pins. The ESR of C<sub>L</sub> must be less than or equal to 1.5 $\Omega$  to ensure output stability and to minimize noise.
- A 1μF filter capacitor (C<sub>LP</sub>) must be connected between TRIM/NR and GND pins. C<sub>LP</sub> forms a low pass filter with a cut-off frequency between 10 Hz and 20 Hz. This filter reduces the noise injected by the reference. Note that the use of this capacitor will increase the startup time.



## **Typical Application (continued)**

The REF5050 outputs a steady supply voltage for the DAC8532. If the REF5050 is used, the current supplied to the DAC8532 is 567  $\mu$ A typical and 890  $\mu$ A max for V<sub>DD</sub> = 5 V. When a DAC output is loaded, the REF5050 also needs to supply the current to the load. The total typical current required (with a 5 k $\Omega$  load on a given DAC output) is:

$$567 \mu A + (5 \text{ V} \div 5 \text{ k}\Omega) = 1.567 \text{ mA}$$
 (4)

The load regulation of the REF5050 is typically 0.005 %/mA, which results in an error of 392  $\mu$ V for the 1.5 mA current drawn from it. This corresponds to a 5.13 LSB error for a 0 V to 5 V output range.

#### 9.2.1.2 Detailed Design Procedure

The REF5050 outputs a steady supply voltage for the DAC8532. The max current consumption of DAC8532 without a resistive load on the output pin is 890  $\mu$ A. If the DAC outputs are loaded, the reference must also supply the current to the DAC loads. For example, the total max current required (with a 2 k $\Omega$  load on each DAC output) is:

$$Imax = 890 \mu A + 2 \times (5 \text{ V} \div 2 \text{ k}\Omega) = 5.89 \text{ mA}$$
 (5)

The REF5050 output voltage change at room temperature with a 6 mA load is 100  $\mu$ V. This causes a 0.002 %FSR change on the supply; this is sufficiently small to not affect the performance of the DAC.

### 9.2.1.3 Application Curves





## 10 Power Supply Recommendations

The DAC8532 is designed to operate with a unipolar analog power supply ranging from 2.7 V to 5.5 V on pin VDD. This pin supplies power to digital and analog circuits inside the DAC8532. The current consumption of this pin is specified in the *Electrical Characteristics* table. A 1  $\mu$ F to 10  $\mu$ F capacitor in parallel with a 0.1  $\mu$ F bypass capacitor is strongly recommended on this pin to remove high frequency noise.

## 11 Layout

## 11.1 Layout Guidelines

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

The DAC8532 offers single-supply operation, and it will often be used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it will be to keep digital noise from appearing at the output.

Due to the single ground pin of the DAC8532, all return currents, including digital and analog return currents for the DAC, must flow through a single point. Ideally, GND would be connected directly to an analog ground plane. This plane would be separate from the ground connection for the digital components until they were connected at the power entry point of the system.

The power applied to  $V_{DD}$  should be well regulated and low noise. Switching power supplies and DC/DC converters will often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output.

As with the GND connection,  $V_{DD}$  should be connected to a positive power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. In addition, a 1  $\mu$ F to 10  $\mu$ F capacitor in parallel with a 0.1  $\mu$ F bypass capacitor is strongly recommended. In some situations, additional bypassing may be required, such as a 100  $\mu$ F electrolytic capacitor or even a *Pi* filter made up of inductors and capacitors—all designed to low-pass filter the supply, removing the high-frequency noise.



#### 11.2 Layout Example



Fast moving transients common in digital IO can cause digital feed-through on the analog outputs. Route analog IO traces away from any digital IO traces in order to minimize digital feed-through.

Figure 43. Layout Example

## 12 Device and Documentation Support

#### 12.1 Trademarks

Microwire is a trademark of Texas Instruments. SPI, QSP are trademarks of Motorola. All other trademarks are the property of their respective owners.

## 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| DAC8532IDGK           | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | Call TI   Nipdauag            | Level-2-260C-1 YEAR        | -40 to 105   | D32E         |
| DAC8532IDGK.B         | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | Call TI                       | Level-2-260C-1 YEAR        | -40 to 105   | D32E         |
| DAC8532IDGKG4         | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | Call TI                       | Level-2-260C-1 YEAR        | -40 to 105   | D32E         |
| DAC8532IDGKR          | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | Call TI   Nipdauag            | Level-2-260C-1 YEAR        | -40 to 105   | D32E         |
| DAC8532IDGKR.B        | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | Call TI                       | Level-2-260C-1 YEAR        | -40 to 105   | D32E         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

## **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DAC8532IDGK   | DGK          | VSSOP        | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| DAC8532IDGK.B | DGK          | VSSOP        | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| DAC8532IDGKG4 | DGK          | VSSOP        | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |



SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025