



# DirectPath™, Pop-Free 3Vrms Line Driver with Adjustable Gain

Check for Samples: DRV602

#### **FEATURES**

- DirectPath™
  - Eliminates Pop/Clicks
  - Eliminates Output DC-Blocking Capacitors
  - Provides Flat Frequency Response 20Hz–20kHz
- Low Noise and THD
  - SNR > 102 dB
  - Typical  $V_N < 15 \mu Vms$
  - THD+N < 0.05% 20 Hz-20 kHz</li>
- Output Voltage into 2.5-kΩ Load
  - 2 Vrms with 3.3-V Supply Voltage
  - 3 Vrms with 5-V Supply Voltage
- 3Vrms Output Voltage into 2.5 kΩ Load With 5V Supply Voltage
- Differential Input

#### **APPLICATIONS**

- Set-Top Boxes
- PDP / LCD TV
- Blu-ray Disc™, DVD-Players
- Home Theater in a Box

#### **DESCRIPTION**

The DRV602PW is a 3Vrms pop-free stereo line driver designed to allow the removal of the output dc-blocking capacitors for reduced component count and cost. The device is ideal for single supply electronics where size and cost are critical design parameters.

Designed using TI's patented DirectPath<sup>TM</sup> technology, the DRV602 is capable of driving 3Vrms into a  $2.5k\Omega$  load with 5V supply voltage. The device has differential inputs and uses external gain setting resistors, that supports a gain range of  $\pm 1V/V$  to  $\pm 10V/V$ . The use of external gain resistors also allows the implementation of a 2nd order low pass filter to compliment DAC's and SOC converters. The line output of the DRV602 has  $\pm 8kV$  IEC ESD protection. The DRV602 (referred to as the '602) has built-in shutdown control for pop-free on/off control.

Using the DRV602 in audio products can reduce component count compared to traditional methods of generating a 3Vrms output. The DRV602 doesn't require a power supply greater than 5V to generate its 8.5V<sub>PP</sub> output, nor does it require a split rail power supply. The DRV602 integrates its own charge pump to generate a negative supply rail that provides a clean, pop-free ground biased 3Vrms output.

The DRV602 is available in a 14 pin TSSOP package.

If higher SNR, trimmed DC-offset and external undervoltage-mute functions are beneficial in the application, TI recommends the footprint compatible DRV603 (SLOS617).

For a stereo line and stereo HP driver see DRV604 (SLOS659).



lack

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DirectPath, TI FilterPro are trademarks of Texas Instruments. Blu-ray Disc is a trademark of Blu-ray Disc Association. All other trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# PW (TSSOP) PACKAGE (TOP VIEW)



#### **PIN FUNCTIONS**

|      | PIN        | (1)                |                                                |
|------|------------|--------------------|------------------------------------------------|
| NAME | TSSOP (PW) | I/O <sup>(1)</sup> | DESCRIPTION                                    |
| +INR | 1          | I                  | Right channel OPAMP positive input             |
| -INR | 2          | I                  | Right channel OPAMP negative input             |
| OUTR | 3          | 0                  | Right channel OPAMP output                     |
| SGND | 4          | ı                  | Signal ground                                  |
| EN   | 5          | ı                  | Enable input, active high                      |
| PVSS | 6          | 0                  | Supply voltage                                 |
| CN   | 7          | I/O                | Charge pump flying capacitor negative terminal |
| СР   | 8          | I/O                | Charge pump flying capacitor positive terminal |
| PVDD | 9          | ı                  | Positive supply                                |
| PGND | 10         | ı                  | Power ground                                   |
| NC   | 11         |                    | No internal connection                         |
| OUTL | 12         | 0                  | Left channel OPAMP output                      |
| -INL | 13         | I                  | Left channel OPAMP negative input              |
| +INL | 14         | I                  | Left channel OPAMP positive input              |

(1) I = input, O = output, P = power

Product Folder Link(s): DRV602

www.ti.com

## ABSOLUTE MAXIMUM RATINGS(1) (2)

over operating free-air temperature range

|                  |                                                                                  | VALUE                            | UNIT |
|------------------|----------------------------------------------------------------------------------|----------------------------------|------|
|                  | Supply voltage, VDD to GND                                                       | –0.3 V to 5.5                    | V    |
| $V_{I}$          | Input voltage                                                                    | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| $R_{L}$          | Minimum load impedance                                                           | > 600                            | Ω    |
|                  | EN to GND                                                                        | -0.3 to V <sub>DD</sub> +0.3     | V    |
| $T_{J}$          | Maximum operating junction temperature range,                                    | -40 to 150                       | ů    |
| T <sub>stg</sub> | Storage temperature range                                                        | -40 to 150                       | ů    |
| ESD              | IEC Contact ESD Protection per IEC6100-4-2, on output pins measured on DRV602EVM | ±8                               | kV   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE       | θ <sub>JC</sub> (°/W) | θ <sub>JA</sub> (°/W) | POWER RATING <sup>(1)</sup><br>AT T <sub>A</sub> ≤ 25°C | POWER RATING <sup>(1)</sup><br>AT T <sub>A</sub> ≤ 70°C |
|---------------|-----------------------|-----------------------|---------------------------------------------------------|---------------------------------------------------------|
| TSSOP-14 (PW) | 35                    | 115 <sup>(2)</sup>    | 870mW                                                   | 348mW                                                   |

<sup>(1)</sup> Power rating is determined with a junction temperature of 125°C. This is the point where performance starts to degrade and long-term reliability starts to be reduced. Thermal management of the final PCB should strive to keep the junction temperature at or below 125°C for best performance and reliability.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | DESCRIPTION  |
|----------------|------------------------|--------------|
| -40°C to 85°C  | DRV602PW               | 14-Pin TSSOP |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## RECOMMENDED OPERATING CONDITIONS

|                 |                                |                   | MIN | TYP | MAX | UNIT     |
|-----------------|--------------------------------|-------------------|-----|-----|-----|----------|
| $V_{DD}$        | Supply voltage,                | DC Supply Voltage | 3   | 3.3 | 5.5 | V        |
| V <sub>IH</sub> | High-level input voltage       | EN                |     | 60  |     | % of VDD |
| V <sub>IL</sub> | Low-level input voltage        | EN                |     | 40  |     | % of VDD |
| T <sub>A</sub>  | Operating free-air temperature |                   | -40 |     | 85  | °C       |

#### **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS                                           | MIN  | TYP  | MAX   | UNIT |
|-----------------|-------------------------------|-----------------------------------------------------------|------|------|-------|------|
| Vos             | Output offset voltage         | V <sub>DD</sub> = 3 V to 5 V, Voltage follower - gain = 1 |      |      | 5     | mV   |
| PSRR            | Supply Rejection Ratio        | V <sub>DD</sub> = 3.3 V to 5 V                            |      | 88   |       | dB   |
| $V_{OH}$        | High-level output voltage     | $V_{DD} = 3.3 \text{ V}, R_L = 2.5 \text{ k}\Omega$       | 3.10 |      |       | V    |
| V <sub>OL</sub> | Low-level output voltage      | $V_{DD} = 3.3 \text{ V}, R_{L} = 2.5 \text{ k}\Omega$     |      |      | -3.05 | V    |
| I <sub>IH</sub> | High-level input current (EN) | $V_{DD} = 5 V$ , $V_{I} = V_{DD}$                         |      |      | 1     | μΑ   |
| $ I_{1L} $      | Low-level input current (EN)  | $V_{DD} = 5 \text{ V}, V_{I} = 0 \text{ V}$               |      |      | 1     | μΑ   |
|                 |                               | $V_{DD}$ = 3.3 V, No load, EN = $V_{DD}$                  | 8    | 11   |       | A    |
| $I_{DD}$        | Supply Current                | $V_{DD} = 5 \text{ V}$ , No load, EN = $V_{DD}$           |      | 12.5 | 20    | mA   |
|                 |                               | Shutdown mode, Vdd = 3 V to 5 V                           |      |      | 2     | mA   |

Product Folder Link(s): DRV602

<sup>(2)</sup> These voltages represents the DC voltage + peak AC waveform measured at the terminal of the device in all conditions.

<sup>(2)</sup> These data were taken with the JEDEC High-K test printed circuit board (PCB). For the JEDEC low-K test PCB, the θ<sub>JA</sub> is 185°C.



#### **OPERATING CHARACTERISTICS**

 $V_{DD} = 3.3 \text{ V} \text{ , } T_A = 25 ^{\circ}\text{C}, \text{ R}_L = 2.5 \text{k}\Omega, \text{ } C_{(PUMP)} = C_{(PVSS)} = 1 \text{ } \mu\text{F} \text{ , } C_{IN} = 1 \text{ } \mu\text{F}, \text{ } R_{IN} = 33 \text{ } \text{k}\Omega, \text{ } R_{fb} = 68 \text{k}\Omega \text{ (unless otherwise noted)}$ 

|                 | PARAMETER                            | TEST CONDITIONS                                          | MIN | TYP            | MAX | UNIT        |
|-----------------|--------------------------------------|----------------------------------------------------------|-----|----------------|-----|-------------|
| M               | Output Valtage (Outputs la Dhase)    | THD = 1%, V <sub>DD</sub> = 3.3 V, f = 1 kHz             |     | 2.05           |     | \/          |
| Vo              | Output Voltage (Outputs In Phase)    | THD = 1%, V <sub>DD</sub> = 5 V, f = 1 kHz               |     | 3.01           |     | Vrms        |
| THD+N           | Total harmonic distortion plus noise | $V_O = 2$ Vrms, f = 1 kHz<br>$V_O = 2$ Vrms, f = 6.8 kHz |     | 0.01%<br>0.05% |     |             |
|                 | Crosstalk                            | V <sub>O</sub> = 2 Vrms, f = 1 kHz                       |     | -100           |     | dB          |
| Io              | Output current limit                 | V <sub>DD</sub> = 3.3 V                                  |     | 20             |     | mA          |
| R <sub>IN</sub> | Input resistor range                 |                                                          | 1   | 10             | 47  | kΩ          |
| $R_{fb}$        | Feedback resistor range              |                                                          | 4.7 | 20             | 100 | kΩ          |
|                 | Slew rate                            |                                                          |     | 4.5            |     | V/μs        |
|                 | Maximum capacitive load              |                                                          |     | 220            |     | pF          |
| $V_N$           | Noise output voltage                 | A-weighted, BW 20Hz-22kHz                                |     | 15             |     | $\mu V rms$ |
| SNR             | Signal to noise ratio                | $V_O$ = 2 Vrms, THD+N = 0.1%, 22 kHz BW, A-weighted      |     | 102            |     | dB          |
| G <sub>BW</sub> | Unity Gain Bandwidth                 |                                                          |     | 8              |     | MHz         |
| $A_{VO}$        | Open-loop voltage gain               |                                                          |     | 150            |     | dB          |
| Fcp             | Charge Pump frequency                |                                                          | 225 | 450            | 675 | kHz         |

### **APPLICATION CIRCUIT**



 $R1 = 33k\Omega$ ,  $R2 = 68k\Omega$ ,  $R3 = 100k\Omega$ , C1 = 150pF, C2 = 15pF,  $C3 = 1~\mu F$ 

Differential input, single ended output, 2nd order filter. 40kHz –3dB frequency, Gain 2.06.



#### TYPICAL CHARACTERISTICS

 $V_{DD} = 3.3 V \text{ , } T_A = 25 ^{\circ}\text{C, } C_{(PUMP)} = C_{(PVSS)} = 1 \text{ } \mu\text{F } \text{ , } C_{IN} = 1 \text{ } \mu\text{F, } R_{IN} = 33 \text{ } k\Omega, R_{fb} = 68 \text{ } k\Omega, R_L = 2.5 \text{ } k\Omega \text{ (unless otherwise noted)}$ 



#### **TOTAL HARMONIC DISTORTION + NOISE**



Figure 2.



# QUIESCENT SUPPLY CURRENT vs



Figure 4.



#### APPLICATION INFORMATION

#### **Line Driver Amplifiers**

Single-supply line driver amplifiers typically require dc-blocking capacitors. The top drawing in Figure 5 illustrates the conventional line driver amplifier connection to the load and output signal.

DC blocking capacitors are often large in value, and a mute circuit is needed during power up to minimize click & pop. The output capacitor and mute circuit consume PCB area and increase cost of assembly, and can reduce the fidelity of the audio output signal.



Figure 5. Conventional and DirectPath Line Driver

The DirectPath™ amplifier architecture operates from a single supply, but makes use of an internal charge pump to provide a negative voltage rail.

Combining the user provided positive rail and the negative rail generated by the IC, the device operates in what is effectively a split supply mode.

The output voltages are now centered at zero volts with the capability to swing to the positive rail or negative rail. The DirectPath amplifier requires no output dc blocking capacitors.

The bottom block diagram and waveform of Figure 5 illustrate the ground-referenced Line Driver architecture. This is the architecture of the DRV602.



#### Charge Pump Flying Capacitor and PVSS Capacitor

The charge pump flying capacitor, C<sub>PUMP</sub>, serves to transfer charge during the generation of the negative supply voltage. The PVSS capacitor must be at least equal to the charge pump capacitor in order to allow maximum charge transfer. Low ESR capacitors are an ideal selection, and a value of 1µF is typical. Capacitor values that are smaller than 1µF can be used, but the maximum output voltage may be reduced and the device may not operate to specifications.

#### **Decoupling Capacitors**

The DRV602 is a DirectPath Line Driver amplifier that require adequate power supply decoupling to ensure that the noise and total harmonic distortion (THD) are low. A good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1µF, placed as close as possible to the device PV<sub>DD</sub> lead works best. Placing this decoupling capacitor close to the DRV602 is important for the performance of the amplifier. For filtering lower frequency noise signals, a 10-µF or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

#### Gain setting resistors ranges

The gain setting resistors, R<sub>IN</sub> and R<sub>fb</sub>, must be chosen so that noise, stability and input capacitor size of the DRV602 is kept within acceptable limits. Voltage gain is defined as R<sub>fh</sub> divided by R<sub>IN</sub>.

Selecting values that are too low demands a large input ac-coupling capacitor, CIN. Selecting values that are too high increases the noise of the amplifier. Table 1 lists the recommended resistor values for different gain settings.

**Table 1. Recommended Resistor Values** 

| INPUT RESISTOR<br>VALUE, R <sub>IN</sub> | FEEDBACK RESISTOR<br>VALUE, R <sub>fb</sub> | DIFFERENTIAL INPUT<br>GAIN | INVERTING INPUT GAIN | NON INVERTING INPUT<br>GAIN |  |  |
|------------------------------------------|---------------------------------------------|----------------------------|----------------------|-----------------------------|--|--|
| 22 kΩ                                    | 22 kΩ                                       | 1.0 V/V                    | -1.0 V/V             | 2.0 V/V                     |  |  |
| 15 kΩ                                    | 30 kΩ                                       | 1.5 V/V                    | -1.5 V/V             | 2.5 V/V                     |  |  |
| 33 kΩ                                    | 68 kΩ                                       | 2.1 V/V                    | -2.1 V/V             | 3.1 V/V                     |  |  |
| 10 kΩ                                    | 100 kΩ                                      | 10.0 V/V                   | -10.0 V/V            | 11.0 V/V                    |  |  |



Figure 6. Differential Input

Figure 7. Inverting





#### **Input-Blocking Capacitors**

DC input-blocking capacitors are required to be added in series with the audio signal into the input pins of the DRV602. These capacitors block the DC portion of the audio source and allow the DRV602 inputs to be properly biased to provide maximum performance. The input blocking capacitors also limit the DC gain to 1, limiting the DC-offset voltage at the output.

These capacitors form a high-pass filter with the input resistor,  $R_{IN}$ . The cutoff frequency is calculated using Equation 1. For this calculation, the capacitance used is the input-blocking capacitor and the resistance is the input resistor chosen from Table 1, then the frequency and/or capacitance can be determined when one of the two values are given.

$$fc_{IN} = \frac{1}{2\pi R_{IN} C_{IN}}$$
 or  $C_{IN} = \frac{1}{2\pi fc_{IN} R_{IN}}$  (1)

## Using the DRV602 as 2<sup>nd</sup> Order Filter

Several audio DACs used today require an external low-pass filter to remove out of band noise. This is possible with the DRV602 as it can be used like a standard OPAMP.

Several filter topologies can be implemented both single ended and differential. In Figure 9, a Multi FeedBack - MFB, with differential input and single ended input is shown.

An ac-coupling capacitor to remove dc-content from the source is shown, it serves to block any dc content from the source and lowers the dc-gain to 1 helping reducing the output dc-offset to minimum.

The component values can be calculated with the help of the TI FilterPro™ program available on the TI website at: http://focus.ti.com/docs/toolsw/folders/print/filterpro.html



Figure 9. 2<sup>nd</sup> Order Active Low Pass Filter

The resistor values should have a low value for obtaining low noise, but should also have a high enough value to get a small size ac-coupling cap. With the proposed values, 33k, 68k, 100k, a DNR of 102dB can be achieved with a small  $1\mu$ F input ac-coupling capacitor.



#### **Pop-Free Power Up**

Pop-free power up is ensured by keeping the EN (enable pin) low during power supply ramp up and down. The EN pin should be kept low until the input ac-coupling capacitors are fully charged before asserting the EN pin high; this way, proper precharge of the ac-coupling is performed, and pop-free power-up is achieved. Figure 10 illustrates the preferred sequence.



Figure 10. Power-Up Sequence

#### **Capacitive Load**

The DRV602 has the ability to drive a high capacitive load up to 220pF directly, higher capacitive loads can be accepted by adding a series resistor of  $10\Omega$  or larger.

#### **Layout Recommendations**

A proposed layout for the DRV602 can be seen in the DRV602EVM user's guide (SLOU248) and the Gerber files can be downloaded on www.ti.com, open the DRV602 product folder and look in the Tools and Software folder.

The gain setting resistors,  $R_{\text{IN}}$  and  $R_{\text{fb}}$ , must be placed close to the input pins to minimize the capacitive loading on these input pins and to ensure maximum stability of the DRV602. For the recommended PCB layout, see the DRV602EVM user's guide.



### **REVISION HISTORY**

NOTE: Page numbers of current version may differ from previous versions.

| Changes from Revision A (December 2008) to Revision B                                                                             | Page |
|-----------------------------------------------------------------------------------------------------------------------------------|------|
| Changed crosstalk spec from -80dB to -100dB                                                                                       | 4    |
| Changes from Revision B (October 2009) to Revision C                                                                              | Page |
| Added "Pop-Free" to title and changed "pop-less" to "pop-free in description text strings                                         | 1    |
| Added Output Voltage Feature bullet: "3Vrms With 5-V Supply Voltage"                                                              | 1    |
| Changed "2Vrms" to "3Vrms" in Description Section                                                                                 | 1    |
| Changed "5V <sub>PP</sub> " to "8.5V <sub>PP</sub> " in Description Section                                                       | 1    |
| <ul> <li>Changed Recommended Operating Conditions T<sub>A</sub> range from "0 to 70 °C" to "-40 to 85°C"</li> </ul>               | 3    |
| Changed Electrical Characteristics Test Conditions V <sub>DD</sub> from "4.5 V" to "5 V"                                          | 3    |
| Added "V <sub>O</sub> " spec. for "V <sub>DD</sub> = 5 V" to Operating Characteristics table                                      | 4    |
| Changes from Revision May 2010 (C) to Revision D                                                                                  | Page |
| • Changed Abs Max Table (T <sub>J</sub> ) From: -40°C to 85°C to -40°C to 150                                                     | 3    |
| Changed RIGHT INPUT From: + / - To: - / + in the Application Circuit                                                              | 4    |
| • Added $R_L$ = 2.5 k $\Omega$ to the TYPICAL CHARACTERISTICS conditions statement                                                | 5    |
| <ul> <li>Added, C<sub>PUMP</sub>, to the first sentence of the Charge Pump Flying Capacitor and PVSS Capacitor section</li> </ul> | 7    |
| Changed V <sub>DD</sub> To: PV <sub>DD</sub> in Decoupling Capacitors section                                                     | 7    |
| Changed SD (shutdown pin) to EN (enable pin) in the Pop-Free Power Up section                                                     | 9    |
| Deleted last sentence in the Capacitive Load section                                                                              | 9    |

Product Folder Link(s): DRV602

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| DRV602PW              | Active | Production    | TSSOP (PW)   14 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DRV602       |
| DRV602PW.B            | Active | Production    | TSSOP (PW)   14 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DRV602       |
| DRV602PWR             | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DRV602       |
| DRV602PWR.A           | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DRV602       |
| DRV602PWR.B           | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DRV602       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV602PWR | TSSOP | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV602PWR | TSSOP        | PW              | 14   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DRV602PW   | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |
| DRV602PW.B | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025