

# DS91D180/DS91C180 100 MHz M-LVDS Line Driver/Receiver Pair

Check for Samples: DS91C180, DS91D180

#### **FEATURES**

- DC to 100+ MHz / 200+ Mbps Low Power, Low EMI Operation
- Optimal for ATCA, uTCA Clock Distribution Networks
- Meets or Exceeds TIA/EIA-899 M-LVDS Standard
- Wide Input Common Mode Voltage for Increased Noise Immunity
- DS91D180 has Type 1 Receiver Input
- DS91C180 has Type 2 Receiver Input for Fail-Safe Functionality
- Industrial Temperature Range
- Space Saving SOIC-14 Package (JEDEC MS-012)

#### DESCRIPTION

The DS91D180 and DS91C180 are 100 MHz M-LVDS (Multipoint Low Voltage Differential Signaling) line driver/receiver pairs designed for applications that utilize multipoint networks (e.g. clock distribution in ATCA and uTCA based systems). M-LVDS is a bus interface standard (TIA/EIA-899) optimized for multidrop networks. Controlled edge rates, tight input receiver thresholds and increased drive strength are sone of the key enhancments that make M-LVDS devices an ideal choice for distributing signals via multipoint networks.

The DS91D180/DS91C180 driver input accepts LVTTL/LVCMOS signals and converts them to differential M-LVDS signal levels. The DS91D180/DS91C180 receiver accepts low voltage differential signals (LVDS, B-LVDS, M-LVDS, LV-PECL and CML) and converts them to 3V LVCMOS signals. The DS91D180 device has a M-LVDS type 1 receiver input with no offset. The DS91C180 device has a type 2 receiver input which enable failsafe functionality.

# Typical Application in an ATCA Clock Distribution Network



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





Figure 1. Connection Diagram
Top View
See Package Number D0014A

# R A B DE Y

## **M-LVDS** Receiver Types

The EIA/TIA-899 M-LVDS standard specifies two different types of receiver input stages. A type 1 receiver has a conventional threshold that is centered at the midpoint of the input amplitude,  $V_{ID}/2$ . A type 2 receiver has a built in offset that is 100mV greater than  $V_{ID}/2$ . The type 2 receiver offset acts as a failsafe circuit where open or short circuits at the input will always result in the output stage being driven to a low logic state.



Figure 2. M-LVDS Receiver Input Thresholds



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

www.ti.com

# Absolute Maximum Ratings (1)(2)

| Supply Voltage, V <sub>CC</sub>               |                     | -0.3V to +4V                      |
|-----------------------------------------------|---------------------|-----------------------------------|
| Control Input Voltages                        |                     | -0.3V to (V <sub>CC</sub> + 0.3V) |
| Driver Input Voltage                          |                     | $-0.3V$ to $(V_{CC} + 0.3V)$      |
| Driver Output Voltages                        |                     | -1.8V to +4.1V                    |
| Receiver Input Voltages                       |                     | -1.8V to +4.1V                    |
| Receiver Output Voltage                       |                     | -0.3V to (V <sub>CC</sub> + 0.3V) |
| Maximum Package Power Dissipation at +25°C    | SOIC Package        | 1.1 W                             |
|                                               | Derate SOIC Package | 8.8 mW/°C above +25°C             |
| Thermal Resistance (4-Layer, 2 oz. Cu, JEDEC) | $\theta_{JA}$       | 113.7 °C/W                        |
|                                               | $\theta_{JC}$       | 36.9 °C/W                         |
| Maximum Junction Temperature                  |                     | 150°C                             |
| Storage Temperature Range                     |                     | −65°C to +150°C                   |
| Lead Temperature (Soldering, 4 seconds)       |                     | 260°C                             |
| ESD Ratings:                                  | (HBM 1.5kΩ, 100pF)  | ≥ 5 kV                            |
|                                               | (EIAJ 0Ω, 200pF)    | ≥ 250 V                           |
|                                               | (CDM 0Ω, 0pF)       | ≥ 1000 V                          |

<sup>&</sup>quot;Absolute Maximum Ratings" are those beyond which the safety of the device cannot be ensured. They are not meant to imply that the device should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.

#### **Recommended Operating Conditions**

|                                                       | Min  | Тур | Max             | Units |
|-------------------------------------------------------|------|-----|-----------------|-------|
| Supply Voltage, V <sub>CC</sub>                       | 3.0  | 3.3 | 3.6             | V     |
| Voltage at Any Bus Terminal (Separate or Common-Mode) | -1.4 |     | +3.8            | V     |
| Differential Input Voltage V <sub>ID</sub>            |      |     | 2.4             | V     |
| High Level Input Voltage V <sub>IH</sub>              | 2.0  |     | V <sub>CC</sub> | V     |
| Low Level Input Voltage V <sub>IL</sub>               | 0    |     | 0.8             | V     |
| Operating Free Air Temperature T <sub>A</sub>         | -40  | +25 | +85             | °C    |

#### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)(4)

| Symbol                | Parameter                                                                                                                                               | Conditions                                                     | Min                 | Тур | Max                | Units |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------|-----|--------------------|-------|
| M-LVDS D              | river                                                                                                                                                   |                                                                | <del></del>         |     |                    |       |
| V <sub>YZ</sub>       |                                                                                                                                                         |                                                                | 480                 |     | 650                | mV    |
| $\Delta V_{YZ}$       | Change in differential output voltage magnitude between logic states                                                                                    | Figure 3 and Figure 5                                          | -50                 | 0   | +50                | mV    |
| V <sub>OS(SS)</sub>   | Steady-state common-mode output voltage                                                                                                                 | $R_L = 50\Omega$ , $C_L = 5pF$                                 | 0.3                 | 1.8 | 2.1                | V     |
| $ \Delta V_{OS(SS)} $ | Change in steady-state common-mode output voltage between logic states    Change in steady-state common-mode output voltage   Figure 3 and Figure 4   0 |                                                                |                     | +50 | mV                 |       |
| V <sub>OS(PP)</sub>   | Peak-to-peak common-mode output voltage                                                                                                                 | (V <sub>OS(pp)</sub> @ 500KHz clock)                           |                     | 143 |                    | mV    |
| V <sub>Y(OC)</sub>    | Maximum steady-state open-circuit output voltage                                                                                                        | Figure 6                                                       | 0                   |     | 2.4                | V     |
| V <sub>Z(OC)</sub>    | Maximum steady-state open-circuit output voltage                                                                                                        |                                                                | 0                   |     | 2.4                | V     |
| V <sub>P(H)</sub>     | Voltage overshoot, low-to-high level output                                                                                                             | $R_L = 50\Omega$ , $C_L = 5pF$ ,                               |                     |     | 1.2V <sub>SS</sub> | V     |
| V <sub>P(L)</sub>     | Voltage overshoot, high-to-low level output                                                                                                             | C <sub>D</sub> = 0.5pF<br>Figure 8 and Figure 9 <sup>(5)</sup> | -0.2V <sub>SS</sub> |     |                    | V     |
| I <sub>IH</sub>       | High-level input current (LVTTL inputs)                                                                                                                 | V <sub>IH</sub> = 2.0V                                         | -15                 |     | 15                 | μΑ    |

<sup>(1)</sup> All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.

Product Folder Links: DS91C180 DS91D180

Submit Documentation Feedback

If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.

All typicals are given for  $V_{CC} = 3.3V$  and  $T_A = 25^{\circ}C$ . The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this datasheet.

C<sub>L</sub> includes fixture capacitance and C<sub>D</sub> includes probe capacitance.

Not production tested. Ensured by a statistical analysis on a sample basis at the time of characterization.



# **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)(4)

| Symbol                                         | Parameter                                                                                                                                                               | Conditions                                                                            | ì          | Min  | Тур  | Max | Units |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------|------|------|-----|-------|
| I <sub>IL</sub>                                | Low-level input current (LVTTL inputs)                                                                                                                                  | V <sub>IL</sub> = 0.8V                                                                |            | -15  |      | 15  | μΑ    |
| V <sub>IKL</sub>                               | Input Clamp Voltage (LVTTL inputs)                                                                                                                                      | I <sub>IN</sub> = -18 mA                                                              |            | -1.5 |      |     | V     |
| los                                            | Differential short-circuit output current                                                                                                                               | Figure 7                                                                              |            | -43  |      | 43  | mA    |
| M-LVDS R                                       | eceiver                                                                                                                                                                 | 1                                                                                     |            |      |      |     | .1    |
| V <sub>IT+</sub>                               | Positive-going differential input voltage threshold                                                                                                                     | See Function Tables                                                                   | Type 1     |      | 20   | 50  | mV    |
|                                                |                                                                                                                                                                         |                                                                                       | Type 2     |      | 94   | 150 | mV    |
| V <sub>IT</sub> -                              | Negative-going differential input voltage threshold                                                                                                                     | See Function Tables                                                                   | Type 1     | -50  | 20   |     | mV    |
|                                                |                                                                                                                                                                         |                                                                                       | Type 2     | 50   | 94   |     | mV    |
| V <sub>OH</sub>                                | High-level output voltage                                                                                                                                               | I <sub>OH</sub> = −8mA                                                                |            | 2.4  | 2.7  |     | V     |
| V <sub>OL</sub>                                | Low-level output voltage                                                                                                                                                | I <sub>OL</sub> = 8mA                                                                 |            |      | 0.28 | 0.4 | V     |
| l <sub>OZ</sub>                                | TRI-STATE output current                                                                                                                                                | V <sub>O</sub> = 0V or 3.6V                                                           |            | -10  |      | 10  | μA    |
| I <sub>OSR</sub>                               | Short circuit Rrceiver output current (LVTTL Output)                                                                                                                    | V <sub>O</sub> = 0V                                                                   |            | -90  | -48  |     | mA    |
| M-LVDS B                                       | us (Input and Output) Pins                                                                                                                                              | 1                                                                                     |            |      |      |     |       |
| $I_A$ , $I_Y$                                  | Receiver input or driver high-impedance output current                                                                                                                  | $V_{A,Y} = 3.8V, V_{B,Z} = 1.2V$<br>DE = GND                                          | /,         |      |      | 32  | μΑ    |
|                                                |                                                                                                                                                                         | $V_{A,Y} = 0V \text{ or } 2.4V, V_{B,Z}$<br>= GND                                     | = 1.2V, DE | -20  |      | +20 | μA    |
|                                                |                                                                                                                                                                         | $V_{A,Y} = -1.4V, V_{B,Z} = 1.2V,$<br>DE = GND                                        |            | -32  |      |     | μA    |
| $I_B$ , $I_Z$                                  | Receiver input or driver high-impedance output current                                                                                                                  | $V_{B,Z} = 3.8V, V_{A,Y} = 1.2V, DE = GND$                                            |            |      |      | 32  | μA    |
|                                                |                                                                                                                                                                         | $V_{B,Z} = 0V$ or 2.4V, $V_{A,Y} = 1.2V$ , DE = GND                                   |            | -20  |      | +20 | μA    |
|                                                |                                                                                                                                                                         | $V_{B,Z} = -1.4V, V_{A,Y} = 1.2V,$<br>DE = GND                                        |            | -32  |      |     | μA    |
| I <sub>AB</sub> , I <sub>YZ</sub>              | Receiver input or driver high-impedance output differential current ( $I_A - I_B$ or $I_Y - I_Z$ )                                                                      | $V_{A,Y} = V_{B,Z}, -1.4V \le V \le 3.8V, DE = GND$                                   |            | -4   |      | +4  | μΑ    |
| I <sub>A(OFF)</sub> ,<br>I <sub>Y(OFF)</sub>   | Receiver input or driver high-impedance output power-off current                                                                                                        | $V_{A,Y} = 3.8V, V_{B,Z} = 1.2V$<br>DE = 0V<br>0V $\leq$ V <sub>CC</sub> $\leq$ 1.5V  | <b>/</b> , |      |      | 32  | μΑ    |
|                                                |                                                                                                                                                                         | $V_{A,Y} = 0V \text{ or } 2.4V, V_{B,Z}$<br>DE = 0V<br>$0V \le V_{CC} \le 1.5V$       | = 1.2V,    | -20  |      | +20 | μА    |
|                                                |                                                                                                                                                                         | $V_{A,Y} = -1.4V, V_{B,Z} = 1.20$<br>DE = 0V<br>0V \le V_{CC} \le 1.5V                | 2V,        | -32  |      |     | μА    |
| $I_{B(OFF)},\\I_{Z(OFF)}$                      | Receiver input or driver high-impedance output power-off current                                                                                                        | $V_{B,Z} = 3.8V, V_{A,Y} = 1.2V$<br>DE = 0V<br>$0V \le V_{CC} \le 1.5V$               | /,         |      |      | 32  | μА    |
|                                                |                                                                                                                                                                         | $V_{B,Z} = 0V \text{ or } 2.4V, V_{A,Y}$<br>DE = 0V<br>$0V \le V_{CC} \le 1.5V$       | = 1.2V,    | -20  |      | +20 | μА    |
|                                                |                                                                                                                                                                         | $V_{B,Z} = -1.4V, V_{A,Y} = 1.2$<br>DE = 0V<br>0V \le V_{CC} \le 1.5V                 | 2V,        | -32  |      |     | μА    |
| I <sub>AB(OFF)</sub> ,<br>I <sub>YZ(OFF)</sub> | Receiver input or driver high-impedance output power-off differential current (I <sub>A(OFF)</sub> – I <sub>B(OFF)</sub> or I <sub>Y(OFF)</sub> – I <sub>Z(OFF)</sub> ) | $V_{A,Y} = V_{B,Z}$ , $-1.4V \le V \le 3.8V$ ,<br>DE = 0V<br>$0V \le V_{CC} \le 1.5V$ |            | -4   |      | +4  | μΑ    |
| C <sub>A</sub> , C <sub>B</sub>                | Receiver input capacitance                                                                                                                                              | V <sub>CC</sub> = OPEN                                                                |            |      | 5.1  |     | pF    |
| C <sub>Y</sub> , C <sub>Z</sub>                | Driver output capacitance                                                                                                                                               |                                                                                       |            |      | 8.5  |     | pF    |
| C <sub>AB</sub>                                | Receiver input differential capacitance                                                                                                                                 |                                                                                       |            |      | 2.5  |     | pF    |
| C <sub>YZ</sub>                                | Driver output differential capacitance                                                                                                                                  |                                                                                       |            |      | 5.5  |     | pF    |



## **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)(4)

| Symbol                                 | Parameter                                                                           | Conditions                                                  | Min | Тур | Max  | Units |
|----------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-----|------|-------|
| C <sub>A/B</sub> ,<br>C <sub>Y/Z</sub> | Receiver input or driver output capacitance balance $(C_A/C_B \text{ or } C_Y/C_Z)$ |                                                             |     | 1.0 |      |       |
| SUPPLY C                               | URRENT (V <sub>CC</sub> )                                                           | •                                                           |     | •   |      | •     |
| I <sub>CCD</sub>                       | Driver Supply Current                                                               | $R_L = 50\Omega$ , $DE = V_{CC}$ , $\overline{RE} = V_{CC}$ |     | 17  | 29.5 | mA    |
| I <sub>CCZ</sub>                       | TRI-STATE Supply Current                                                            | $DE = GND, \overline{RE} = V_{CC}$                          |     | 7   | 9.0  | mA    |
| I <sub>CCR</sub>                       | Receiver Supply Current                                                             | DE = GND, RE = GND                                          |     | 14  | 18.5 | mA    |
| I <sub>CCB</sub>                       | Supply Current, Driver and Receiver Enabled                                         | $DE = V_{CC}, \overline{RE} = GND$                          |     | 20  | 29.5 | mA    |

## **Switching Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1) (2)

| Symbol                                  | Parameter                                                   | Conditions                          | Min | Тур | Max | Units |
|-----------------------------------------|-------------------------------------------------------------|-------------------------------------|-----|-----|-----|-------|
| DRIVER AC S                             | SPECIFICATION                                               | •                                   | ·   | •   |     | •     |
| t <sub>PLH</sub>                        | Differential Propagation Delay Low to High                  | $R_L = 50\Omega, C_L = 5 pF,$       | 1.0 | 3.4 | 5.5 | ns    |
| t <sub>PHL</sub>                        | Differential Propagation Delay High to Low                  | $C_D = 0.5 \text{ pF}$              | 1.0 | 3.1 | 5.5 | ns    |
| $t_{SKD1} (t_{sk(p)})$                  | Pulse Skew  t <sub>PLHD</sub> - t <sub>PHLD</sub>   (3) (4) | Figure 8 and Figure 9               |     | 300 | 420 | ps    |
| t <sub>SKD3</sub>                       | Part-to-Part Skew (5) (4)                                   |                                     |     |     | 1.9 | ns    |
| t <sub>TLH</sub> (t <sub>r</sub> )      | Rise Time (4)                                               |                                     | 1.0 | 1.8 | 3.0 | ns    |
| t <sub>THL</sub> (t <sub>f</sub> )      | Fall Time <sup>(4)</sup>                                    |                                     | 1.0 | 1.8 | 3.0 | ns    |
| t <sub>PZH</sub>                        | Enable Time (Z to Active High)                              | $R_L = 50\Omega, C_L = 5 pF,$       |     |     | 8   | ns    |
| t <sub>PZL</sub>                        | Enable Time (Z to Active Low)                               | $C_D = 0.5 \text{ pF}$              |     |     | 8   | ns    |
| t <sub>PLZ</sub>                        | PLZ Disable Time (Active Low to Z) Figure 10 and Figure 11  |                                     |     |     | 8   | ns    |
| t <sub>PHZ</sub>                        | Disable Time (Active High to Z)                             |                                     |     |     | 8   | ns    |
| t <sub>JIT</sub>                        | Random Jitter, RJ <sup>(4)</sup>                            | 100MHz clock pattern <sup>(6)</sup> |     | 2.5 | 5.5 | psrms |
| f <sub>MAX</sub>                        | Maximum Data Rate                                           |                                     | 200 |     |     | Mbps  |
| RECEIVER A                              | C SPECIFICATION                                             |                                     |     |     |     |       |
| t <sub>PLH</sub>                        | Propagation Delay Low to High                               | C <sub>L</sub> = 15 pF              | 2.0 | 4.7 | 7.5 | ns    |
| t <sub>PHL</sub>                        | Propagation Delay High to Low                               | Figure 12 Figure 13 and Figure 14   | 2.0 | 5.3 | 7.5 | ns    |
| t <sub>SKD1</sub> (t <sub>sk(p)</sub> ) | Pulse Skew  t <sub>PLHD</sub> - t <sub>PHLD</sub>  (3)(4)   |                                     |     | 0.6 | 1.9 | ns    |
| t <sub>SKD3</sub>                       | Part-to-Part Skew (5)(4)                                    |                                     |     |     | 1.5 | ns    |
| t <sub>TLH</sub> (t <sub>r</sub> )      | Rise Time <sup>(4)</sup>                                    |                                     | 0.5 | 1.2 | 3.0 | ns    |
| t <sub>THL</sub> (t <sub>f</sub> )      | Fall Time <sup>(4)</sup>                                    |                                     | 0.5 | 1.2 | 3.0 | ns    |
| t <sub>PZH</sub>                        | Enable Time (Z to Active High)                              | $R_L = 500\Omega$ , $C_L = 15 pF$   |     |     | 10  | ns    |
| t <sub>PZL</sub>                        | Enable Time (Z to Active Low)                               | Figure 15 and Figure 16             |     |     | 10  | ns    |
| t <sub>PLZ</sub>                        | Disable Time (Active Low to Z)                              |                                     |     |     | 10  | ns    |
| t <sub>PHZ</sub>                        | Disable Time (Active High to Z)                             |                                     |     |     | 10  | ns    |
| f <sub>MAX</sub>                        | Maximum Data Rate                                           |                                     | 200 |     |     | Mbps  |

<sup>(1)</sup> All typicals are given for V = 3.3V and  $T_A = 25$ °C.

C<sub>L</sub> includes fixture capacitance and C<sub>D</sub> includes probe capacitance.

t<sub>SKD1</sub>, |t<sub>PLHD</sub> - t<sub>PHLD</sub>|, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.

<sup>(4)</sup> Not production tested. Ensured by a statistical analysis on a sample basis at the time of characterization.

t<sub>SKD3</sub>, Part-to-Part Skew, is defined as the difference between the minimum and maximum specified differential propagation delays. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range.

Stimulus and fixture jitter has been subtracted.



## **Test Circuits and Waveforms**



Figure 3. Differential Driver Test Circuit



Figure 4. Differential Driver Waveforms



Figure 5. Differential Driver Full Load Test Circuit



Figure 6. Differential Driver DC Open Test Circuit





Figure 7. Differential Driver Short-Circuit Test Circuit



Figure 8. Driver Propagation Delay and Transition Time Test Circuit



Figure 9. Driver Propagation Delays and Transition Time Waveforms



Figure 10. Driver TRI-STATE Delay Test Circuit





Figure 11. Driver TRI-STATE Delay Waveforms



Figure 12. Receiver Propagation Delay and Transition Time Test Circuit



Figure 13. Type 1 Receiver Propagation Delay and Transition Time Waveforms





Figure 14. Type 2 Receiver Propagation Delay and Transition Time Waveforms



Figure 15. Receiver TRI-STATE Delay Test Circuit



Figure 16. Receiver TRI-STATE Delay Waveforms



#### **FUNCTION TABLES**

Table 1. DS91D180/DS91C180 Transmitting(1)

| Inp  | outs | Out | puts |
|------|------|-----|------|
| DE   | D    | Z   | Υ    |
| 2.0V | 2.0V | L   | Н    |
| 2.0V | 0.8V | Н   | L    |
| 0.8V | Х    | Z   | Z    |

(1) X — Don't care condition

Z — High impedance state

Table 2. DS91D180 Receiving<sup>(1)</sup>

| Inputs |                  | Output |
|--------|------------------|--------|
| RE     | A - B            | R      |
| 0.8V   | ≥ +0.05V         | Н      |
| 0.8V   | ≤ <b>-</b> 0.05V | L      |
| 0.8V   | 0V               | X      |
| 2.0V   | X                | Z      |

(1) X — Don't care condition

Z — High impedance state

Table 3. DS91C180 Receiving<sup>(1)</sup>

| Inputs |          | Output |
|--------|----------|--------|
| RE     | A - B    | R      |
| 0.8V   | ≥ +0.15V | Н      |
| 0.8V   | ≤ +0.05V | L      |
| 0.8V   | 0V       | L      |
| 2.0V   | X        | Z      |

(1) X — Don't care condition Z — High impedance state

## Table 4. DS91D180 Receiver Input Threshold Test Voltages<sup>(1)</sup>

| Applied         | Voltages        | Resulting Differential Input Voltage | Resulting Common-Mode Input<br>Voltage | Receiver Output |
|-----------------|-----------------|--------------------------------------|----------------------------------------|-----------------|
| V <sub>IA</sub> | V <sub>IB</sub> | V <sub>ID</sub>                      | V <sub>IC</sub>                        | R               |
| 2.400V          | 0.000V          | 2.400V                               | 1.200V                                 | Н               |
| 0.000V          | 2.400V          | -2.400V                              | 1.200V                                 | L               |
| 3.800V          | 3.750V          | 0.050V                               | 3.775V                                 | Н               |
| 3.750V          | 3.800V          | -0.050V                              | 3.775V                                 | L               |
| -1.400V         | -1.350V         | -0.050V                              | −1.375V                                | Н               |
| -1.350V         | -1.400V         | 0.050V                               | -1.375V                                | L               |

(1) H — High Level L — Low Level

Output state assumes that the receiver is enabled ( $\overline{RE} = L$ )

Submit Documentation Feedback



# Table 5. DS91C180 Receiver Input Threshold Test Voltages (1)

| Applied         | Voltages | Resulting Differential Input Voltage | Resulting Common-Mode Input<br>Voltage | Receiver Output |
|-----------------|----------|--------------------------------------|----------------------------------------|-----------------|
| V <sub>IA</sub> | $V_{IB}$ | V <sub>ID</sub>                      | V <sub>IC</sub>                        | R               |
| 2.400V          | 0.000V   | 2.400V                               | 1.200V                                 | Н               |
| 0.000V          | 2.400V   | -2.400V                              | 1.200V                                 | L               |
| 3.800V          | 3.650V   | 0.150V                               | 3.725V                                 | Н               |
| 3.800V          | 3.750V   | 0.050V                               | 3.775V                                 | L               |
| -1.250V         | -1.400V  | 0.150V                               | -1.325V                                | Н               |
| -1.350V         | -1.400V  | 0.050V                               | -1.375V                                | L               |

<sup>(1)</sup> H — High Level L — Low Level

Output state assumes that the receiver is enabled ( $\overline{RE} = L$ )

#### **PIN DESCRIPTIONS**

| Pin No. | Name            | Description                                                                                                                                |
|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 8    | NC              | No connect.                                                                                                                                |
| 2       | R               | Receiver output pin                                                                                                                        |
| 3       | RE              | Receiver enable pin: When $\overline{RE}$ is high, the receiver is disabled. When $\overline{RE}$ is low or open, the receiver is enabled. |
| 4       | DE              | Driver enable pin: When DE is low, the driver is disabled. When DE is high, the driver is enabled.                                         |
| 5       | D               | Driver input pin                                                                                                                           |
| 6, 7    | GND             | Ground pin                                                                                                                                 |
| 9       | Y               | Non-inverting driver output pin                                                                                                            |
| 10      | Z               | Inverting driver output pin                                                                                                                |
| 11      | В               | Inverting receiver input pin                                                                                                               |
| 12      | А               | Non-inverting receiver input pin                                                                                                           |
| 13, 14  | V <sub>CC</sub> | Power supply pin, +3.3V ± 0.3V                                                                                                             |

Submit Documentation Feedback

## SNLS158M - MARCH 2006-REVISED APRIL 2013



## **REVISION HISTORY**

| Changes from Revision L (April 2013) to Revision M |                                                    |  |    |
|----------------------------------------------------|----------------------------------------------------|--|----|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 11 |

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|-----------------------------------|--------------|------------------|
| DS91C180TMA/NOPB      | Active | Production    | SOIC (D)   14  | 55   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM                | -40 to 85    | DS91C180<br>TMA  |
| DS91C180TMA/NOPB.A    | Active | Production    | SOIC (D)   14  | 55   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM                | -40 to 85    | DS91C180<br>TMA  |
| DS91C180TMAX/NOPB     | Active | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM                | -40 to 85    | DS91C180<br>TMA  |
| DS91C180TMAX/NOPB.A   | Active | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM                | -40 to 85    | DS91C180<br>TMA  |
| DS91D180TMA/NOPB      | Active | Production    | SOIC (D)   14  | 55   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM                | -40 to 85    | DS91D180<br>TMA  |
| DS91D180TMA/NOPB.A    | Active | Production    | SOIC (D)   14  | 55   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM                | -40 to 85    | DS91D180<br>TMA  |
| DS91D180TMAX/NOPB     | Active | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM                | -40 to 85    | DS91D180<br>TMA  |
| DS91D180TMAX/NOPB.A   | Active | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM                | -40 to 85    | DS91D180<br>TMA  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS91C180TMAX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
| DS91D180TMAX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025



## \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS91C180TMAX/NOPB | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| DS91D180TMAX/NOPB | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

## **TUBE**



\*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS91C180TMA/NOPB   | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| DS91C180TMA/NOPB.A | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| DS91D180TMA/NOPB   | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| DS91D180TMA/NOPB.A | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025