

# LM8342 Programmable TFT V<sub>COM</sub> Calibrator with Non-Volatile Memory

Check for Samples: LM8342

### **FEATURES**

- I<sup>2</sup>C Compatible Programmable DAC to Set the Output Current
- Ensured Monotonic DAC
- Non-Volatile Memory to Hold the Setting
- EEPROM in System Programmable
- No External Programming Voltage Required
- Maximum Interface Bus Speed is 400 kHz
- SON-10 Package

#### **APPLICATIONS**

- TFT Panel Factory Calibration
- Digital Potentiometer
- Programmable Current Sink

### DESCRIPTION

The LM8342 is an integrated combination of a non-volatile register (7 bits EEPROM) and a DAC controlled current source. Using the LM8342, the  $V_{\text{COM}}$  calibration procedure is simplified by elimination of the potentiometer adjustment task. This adjustment task is currently performed at the factory using a trimmer adjustment tool and visual inspection.

The V<sub>COM</sub> adjustment can be done electronically in production, using the I<sup>2</sup>C compatible interface. The factory operator can physically view the screen headon (frontal viewing) when performing this step, easing manufacturing especially for large TFT panels.

The V<sub>COM</sub> level is typically at half AV<sub>DD</sub> (determined by R1 and R2) and is buffered by the actual V<sub>COM</sub> driver. By controlling the level of I<sub>OUT</sub>, the V<sub>COM</sub> level can be tuned. The current level at the output of the LM8342 is a fraction (1/128 to 128/128) of a maximum current which is set by R<sub>SET</sub> and an analog reference ( $AV_{DD}$ ). The actual fraction is determined by the 7-bit DAC. As a result, the output current of the LM8342 has a good temperature stability yielding a very stable V<sub>COM</sub> adjustment. Controlling the DAC setting of the LM8342 is done via its I<sup>2</sup>C compatible interface. The actual DAC setting is stored in a volatile register. Using a "Write to EE" command the data can be stored permanently in the embedded EEPROM. At power on of the device, the EEPROM data is copied to the volatile register, setting the DAC. At any time, the data in the EEPROM can be changed again via the I<sup>2</sup>C compatible interface.

# **Typical Application**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings<sup>(1)</sup>

|                              |                  | T                                | 1               |
|------------------------------|------------------|----------------------------------|-----------------|
| ESD Tolerance <sup>(2)</sup> | Human Body Model | SCL, SDA Pins                    | 4 kV            |
|                              | Human body woder | All Other Pins                   | 2.5 kV          |
|                              | Machine Model    |                                  | 250V            |
| Cumply and Deference Voltage |                  | $V_{DD}$                         | 5V              |
| Supply and Reference Voltage |                  | $AV_{DD}$                        | 20V             |
| Storage Temperature Range    |                  |                                  | -65°C to +150°C |
| Junction Temperature (3)     |                  |                                  | +150°C          |
| Soldering Information        |                  | Infrared or Convection (20 sec.) | 235°C           |
|                              |                  | Wave Soldering (10 sec.)         | 260°C           |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications and test conditions, see the Electrical Characteristics tables.
- Human Body Model is 1.5 k $\Omega$  in series with 100 pF. Machine Model is  $0\Omega$  in series with 200 pF.
- The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

# Operating Ratings<sup>(1)</sup>

| Operating Temperature Range <sup>(2)</sup>          | -40°C to 85°C |
|-----------------------------------------------------|---------------|
| Digital Supply (V <sub>DD</sub> ) <sup>(3)</sup>    | 2.25V to 3.6V |
| Digital Supply (V <sub>DD</sub> ) @ Programming     | 2.6V to 3.6V  |
| Analog Reference (AV <sub>DD</sub> ) <sup>(3)</sup> | 4.5V to 18V   |
| Package Thermal Resistance $\theta_{JA}^{(4)}$      | 52°C/W        |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specified specifications and test conditions, see the Electrical Characteristics tables.
- Programming temperature range 0°C to 70°C
- When  $AV_{DD}$  is in the voltage range of 4.5V to 13V, the supply voltage  $V_{DD}$  can be in 2.25V to 3.6V range. When  $AV_{DD}$  is in the voltage
- range from 13V to 18V, the supply voltage  $V_{DD}$  is limited to the 2.6V to 3.6V range. The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

Submit Documentation Feedback

Copyright © 2005-2013, Texas Instruments Incorporated



# **Electrical Characteristics**

Unless otherwise specified, all limits are specified for  $T_J = 25$ °C,  $V_{DD} = 3V$ ,  $AV_{DD} = 15V$ ,  $V_{OUT} = 1/2$   $AV_{DD}$  and  $R_{SET} = 10$  k $\Omega$ . **Boldface** limits apply at the temperature extremes.<sup>(1)</sup>

| Symbol           |                                             | Parameter                  | Conditions                              | Min <sup>(2)</sup>          | Typ <sup>(3)</sup> | Max <sup>(2)</sup>    | Units |
|------------------|---------------------------------------------|----------------------------|-----------------------------------------|-----------------------------|--------------------|-----------------------|-------|
| Supply ar        | nd Reference Current                        |                            |                                         |                             |                    |                       |       |
| I <sub>DD</sub>  | Supply Current                              |                            |                                         |                             | 40                 | 62                    | μΑ    |
| Al <sub>DD</sub> | Analog Reference Cu                         | rrent                      |                                         |                             | 8                  | 13                    | μΑ    |
| Control a        | nd Programming                              |                            |                                         |                             |                    |                       |       |
|                  |                                             | Low Voltage                |                                         |                             |                    | 0.3 * V <sub>DD</sub> | V     |
|                  | CCL CDA                                     | High Voltage               |                                         | 0.7 * V <sub>DD</sub>       |                    |                       | V     |
|                  | SCL, SDA                                    | Input Current              |                                         |                             |                    | 1                     | μΑ    |
|                  |                                             | Frequency                  |                                         |                             |                    | 400                   | kHz   |
|                  | WP <sub>P</sub> /WP <sub>N</sub> Low Level  |                            |                                         |                             |                    | 0.3 * V <sub>DD</sub> | V     |
|                  | WP <sub>P</sub> /WP <sub>N</sub> High Level |                            |                                         | 0.7 * V <sub>DD</sub>       |                    |                       | V     |
|                  | WP <sub>N</sub> Input Current               |                            | $V_{IH} = 3.0V^{(4)}$                   |                             | 100                |                       | μΑ    |
| R <sub>ON</sub>  | SCL to SCL-S Switch                         | Resistance                 |                                         |                             | 150                |                       | Ω     |
|                  | SDA/SCL Input Capa                          | citance                    |                                         |                             | 5                  |                       | pF    |
|                  | SCL-S Input Capacitance                     |                            |                                         |                             | 3                  |                       | pF    |
|                  | SDA/SCL/SCL-S load current                  |                            | No Supply, $V_{SDA}$ , $V_{SCL} = 3.6V$ |                             |                    | 1                     | μΑ    |
|                  | Programming Time                            | ogramming Time             |                                         |                             | 200                | 300                   | ms    |
|                  | I <sub>DD</sub> @ Programming               |                            |                                         |                             | 10                 | 18                    | mA    |
|                  | Programming Cycles                          |                            |                                         | 1000                        |                    |                       |       |
|                  | Reading Cycles                              |                            |                                         | 10000                       |                    |                       |       |
| Output           |                                             |                            | •                                       |                             |                    | •                     |       |
|                  | Output Settling Time                        |                            | 95% of Final Value                      |                             | 10                 |                       | μs    |
|                  | Start-Up Time                               |                            |                                         |                             | 30                 |                       | μs    |
| V <sub>OUT</sub> | Output Voltage                              |                            |                                         | V <sub>RSET</sub><br>+ 0.5V |                    | AV <sub>DD</sub>      | V     |
| I <sub>OUT</sub> |                                             | Adjustability              |                                         |                             | 7                  |                       | Bits  |
|                  |                                             | Differential Non-Linearity |                                         | -1                          |                    | 1                     | LSB   |
|                  | Output Current                              | Zero Scale Error           | $AV_{DD} = 10V,$ $V_{OUT} = 5V$         | -1                          |                    | 1.5                   |       |
|                  |                                             | Full Scale Error           | V001 – 3V                               | -4                          |                    | 4                     |       |
|                  |                                             | Full Scale Range           |                                         | 5                           |                    | 100                   | μA    |
|                  | Voltage Drift V <sub>RSET</sub>             | ·                          |                                         | -1                          |                    | 1                     | LSB   |

 <sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No assurance of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.
 (2) All limits are ensured by design or statistical analysis.

Copyright © 2005-2013, Texas Instruments Incorporated Product Folder Links: LM8342

<sup>(3)</sup> Typical values represent the parametric norm at the time of characterization.

On-Chip Pull Down Resistor of 30 k $\Omega$ .

<sup>(5)</sup> Programming temperature range 0°C to 70°C.



# **CONNECTION DIAGRAM**



Figure 1. 10-Pin SON Top View

# **PIN DESCRIPTIONS**

| Pin Name        | Pin # |                                   | Function                                                                           |                                 |          |            |  |  |  |  |  |
|-----------------|-------|-----------------------------------|------------------------------------------------------------------------------------|---------------------------------|----------|------------|--|--|--|--|--|
| OUT             | 1     | Current sink output,              | Current sink output, adjustable in 128 steps. See Application Section for details. |                                 |          |            |  |  |  |  |  |
| $AV_{DD}$       | 2     | Analog reference vo               | Analog reference voltage input                                                     |                                 |          |            |  |  |  |  |  |
| WP <sub>N</sub> | 3     | Write protect (input)             |                                                                                    |                                 |          |            |  |  |  |  |  |
|                 |       |                                   | READ (I <sup>2</sup> C)                                                            | WRITE→Reg                       | WRITE→EE | SCL Switch |  |  |  |  |  |
|                 |       | WP <sub>N</sub> = Low             | yes                                                                                | yes                             | no       | open       |  |  |  |  |  |
|                 |       | $WP_N = High$                     | yes                                                                                | yes                             | yes      | closed     |  |  |  |  |  |
| WP <sub>P</sub> | 4     | Inverted WP <sub>N</sub> (output  | ıt)                                                                                | •                               |          |            |  |  |  |  |  |
| GND             | 5     | Ground                            |                                                                                    |                                 |          |            |  |  |  |  |  |
| $V_{DD}$        | 6     | Supply voltage                    |                                                                                    |                                 |          |            |  |  |  |  |  |
| SDA             | 7     | I <sup>2</sup> C compatible seria | I data input/output                                                                |                                 |          |            |  |  |  |  |  |
| SCL             | 8     | I <sup>2</sup> C compatible seria | l clock input                                                                      |                                 |          |            |  |  |  |  |  |
| SCL-S           | 9     | Switched SCL conne                | ection. Serial clock in                                                            | put when WP <sub>N</sub> is set | to high  |            |  |  |  |  |  |
| SET             | 10    | Maximum output cur                | rent adjustment pin                                                                | (see block diagram)             |          |            |  |  |  |  |  |
| DAP             |       | Left floating or conne            | ect to GND                                                                         |                                 |          |            |  |  |  |  |  |



# **Block Diagram**





# **Typical Performance Characteristics**

At  $T_J = 25$ °C,  $V_{DD} = 3V$ ,  $AV_{DD} = 15V$ ,  $V_{OUT} = 1/2$   $AV_{DD}$  and  $R_{SET} = 10$  k $\Omega$ , unless otherwise specified.



Figure 2.



Figure 4.





Figure 3.



Figure 5.



Figure 7.



# **Typical Performance Characteristics (continued)**

At  $T_J = 25^{\circ}\text{C}$ ,  $V_{DD} = 3\text{V}$ ,  $AV_{DD} = 15\text{V}$ ,  $V_{OUT} = 1/2$   $AV_{DD}$  and  $R_{SET} = 10$  k $\Omega$ , unless otherwise specified.  $I_{OUT}$  Current Step Negative (Full Scale)  $I_{OUT}$  Current Step Positive (Full Scale)



Figure 8.



Figure 10.



I<sub>OUT</sub> Current Step Positive (Full Scale)

TIME (10  $\mu$ s/DIV) Figure 9.



Figure 11.



Figure 13.



# **Typical Performance Characteristics (continued)**

At  $T_J = 25$ °C,  $V_{DD} = 3V$ ,  $AV_{DD} = 15V$ ,  $V_{OUT} = 1/2$   $AV_{DD}$  and  $R_{SET} = 10$  k $\Omega$ , unless otherwise specified.



Figure 14.



Figure 15.



Figure 16.



Figure 17.



Figure 18.



# **Typical Performance Characteristics (continued)**

At  $T_J = 25$ °C,  $V_{DD} = 3V$ ,  $AV_{DD} = 15V$ ,  $V_{OUT} = 1/2$   $AV_{DD}$  and  $R_{SET} = 10$  k $\Omega$ , unless otherwise specified.







#### **APPLICATION SECTION**

#### INTRODUCTION

The LM8342 is an integrated combination of a digitally controlled current sink and a non-volatile register (7 bits EEPROM). Programming the register can be done using the  $I^2C$  compatible interface. The LM8342 replaces the potentiometer adjustment, and thereby simplifies the  $V_{COM}$  calibration procedure. With the LM8342, the factory operator can physically view the screen head-on when performing this step, easing manufacturing especially for large TFT panel sizes.

The following sections discuss the principle of operation of a TFT-LCD and, subsequently give a description of how to use the LM8342, including the  $I^2C$  compatible interface and control inputs. After this, two typical LM8342 configurations are presented. Subsequently an evaluation system is introduced, including a  $\mu C$ -board programming using the  $I^2C$  compatible interface. At the end of this application section board layout recommendations are given.

### PRINCIPLE OF OPERATION OF A TFT-LCD

This section offers a brief overview of the principle of operation of TFT-LCD's. It gives a detailed description of how information is presented on the display. Further an explanation of how data is written to the screen pixels and how the pixels are selected is included.



Figure 21. Individual LCD Pixel

Figure 21 shows a simplified illustration of an individual LCD pixel. The top and bottom plates of a pixel consist of Indium-Tin Oxide (ITO), which is a transparent, electrically conductive material. ITO is at the inner surfaces of two glass substrates that are the front and back glass panels of a TFT display. Sandwiched between two ITO plates is an insulating material (liquid crystal). Liquid crystals alter the polarization of light, depending on how much voltage ( $V_{PIXEL}$ ) is applied across the two plates. Polarizers are placed on the outer surfaces of the two glass substrates. In combination with the liquid crystal, the polarizers create an electrically variable light filter that modulates light transmitted from the back to the front of a display. A pixel's bottom plate is at the backside of a display where a light source is applied, and the top plate is at the front, facing the viewer. For most TFT displays, a pixel transmits the greatest amount of light when  $V_{PIXEL} \leq \pm 0.5 V$ , and it becomes less transparent as the voltage increases with either positive or negative polarity.





Figure 22. TFT Display

Figure 22 shows a simplified diagram of a TFT display, showing how individual pixels are connected to the row, column and V<sub>COM</sub> driver. Each pixel is represented by a capacitor with an NMOS transistor connected to its top plate. Pixels in a TFT panel are arranged in rows and columns. Row lines are connected to the NMOS gates, and column lines to the NMOS sources. The back plate of every pixel is connected to a common voltage called V<sub>COM</sub>. The voltage applied to the top plates (i.e. Gamma Voltage) controls the pixel brightness. The column drivers supply this gamma voltage via the column lines, and 'write' this voltage to the pixels one row at a time. This is accomplished by having the row drivers selecting an individual row of pixels when the column drivers write the gamma voltage levels. The row drivers sequentially apply a large positive pulse (typically 25V to 35V) to each row line. This turns on the NMOS transistors connected to an individual row, allowing voltage from the column lines to be written to the pixels.



Figure 23. TFT Panel Block Diagram

Figure 23 shows a block diagram of a TFT panel. The V<sub>COM</sub> buffer supplies a common voltage (V<sub>COM</sub>) to all the pixels in a TFT panel. In general, V<sub>COM</sub> is a DC voltage that is in the middle of the gamma voltage range. Screen performance can be optimized by tuning the V<sub>COM</sub> voltage in the calibration procedure. Using the LM8342, the V<sub>COM</sub> calibration procedure is simplified by elimination of the potentiometer adjustment task. This task is currently performed at the factory using a trimmer adjustment tool and visual inspection, when using a stable reference voltage and a potentiometer as a voltage divider to generate the V<sub>COM</sub> voltage.

Product Folder Links: LM8342

Copyright © 2005-2013, Texas Instruments Incorporated



#### PRINCIPLE OF OPERATION OF THE LM8342

The LM8342 is an integrated combination of a digitally controlled current sink and a non-volatile register (7 bits EEPROM). Writing data can be done using the I<sup>2</sup>C compatible interface. Data can be written to a volatile register and can also be stored in the non-volatile EEPROM. A simplified block diagram of the LM8342 is given in Figure 24.



Figure 24. Block Diagram of the LM8342

The maximum output current of the LM8342 can be defined using an external resistor  $R_{\text{SET}}$  in combination with an analog reference voltage  $AV_{\text{DD}}$ . This maximum current can be calculated using Equation 1.

$$I_{OUT\_MAX} = \frac{AV_{DD}}{20} \times \frac{1}{R_{SET}}$$
 (1)

The operating range for the output current is given in the Electrical Characteristics table. Variations of the voltage reference AV<sub>DD</sub> or the external resistor R<sub>SET</sub> will affect this output current. Using a resistor with a low temperature coefficient is recommended.

The relative value of  $I_{OUT}$  with respect to the maximum current can be controlled digitally in 128 steps, using the internal DAC. This results in an output current described by Equation 2.

$$I_{OUT} = I_{OUT\_MAX} \times \frac{DAC_{10} + 1}{128}$$
 (2)

Using the serial interface bus the operator can store the DAC value in the LM8342s 7-bits volatile register temporarily, or permanent in the EEPROM. During a start-up sequence the LM8342 will copy the contents of the EEPROM to the register setting the DC value.

### **CONTROLLING THE DEVICE**

The LM8342s current sink can be programmed using a serial interface bus. Additional functions (e.g. storing data in the EEPROM) can be controlled in combination with external inputs. Table 1 shows the pins of the LM8342 and gives a short functional description.

**Table 1. Pin Descriptions** 

| Pin name                            | Function                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDA & SCL<br>(Serial interface bus) | The LM8342 output current can be controlled using the serial I <sup>2</sup> C compatible interface. This 2-Wire interface uses a clock and a data signal. New values can be written to the memory, or the current value can be read back from the device. The I <sup>2</sup> C compatible interface is discussed in more detail in the next chapter. |
| $AV_{DD}$                           | Analog reference voltage for the DAC.                                                                                                                                                                                                                                                                                                                |
| $V_{DD}$                            | Supply voltage for both the analog and digital circuitry.                                                                                                                                                                                                                                                                                            |
| SET                                 | An external resistor R <sub>SET</sub> connected to the SET pin determines the maximum output current, see Equation 1.                                                                                                                                                                                                                                |
| OUT                                 | The output of the programmable current sink.                                                                                                                                                                                                                                                                                                         |

Product Folder Links: LM8342



#### Table 1. Pin Descriptions (continued)

| Pin name        | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCL-S           | For in-circuit PCB testing, the LM8342 can use the additional Switched SCL signal (SCL-S) input for applying the SCL clock signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| WP <sub>N</sub> | "Write Protect Not" (Input) has 2 functions:  1. Prohibits programming the EEPROM, when low or left floating (Internal a pull-down resistor is connected) When WP <sub>N</sub> is set to a low level, only the volatile register is accessible. If WP <sub>N</sub> is set to a high level also the EEPROM is accessible. Actual writing to the EEPROM or the register is done using the "P-bit" in the serial communication.  2. WP <sub>N</sub> switches the SCL-S clock line. When WP <sub>N</sub> is set to a high level SCL-S is connected to SCL. The operator should turn off the original SCL clock. |
| WP <sub>P</sub> | Write Protect Signal (Output). This is the inverted WP <sub>N</sub> signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# I<sup>2</sup>C SERIAL INTERFACE BUS

The LM8342 supports an I<sup>2</sup>C compatible communication protocol, which is a bidirectional bus oriented communication protocol. Any device that sends data on the bus is defined as a transmitter and the receiving device as a receiver. The I<sup>2</sup>C compatible communication protocol uses 2 wires: SDA (Serial Data Line) and SCL (Serial Clock Line). For both lines an external pull-up resistor, connected to the supply voltage, is required. The device controlling the bus is known as the master, and the device or devices being controlled are the slaves. Each device has its own specific address. The address of the LM8342 is 9E<sub>HEX</sub>. The master initiates the communication and provides the clock. The LM8342 always operates as a slave. A typical system using an I<sup>2</sup>C compatible interface bus is given in Figure 25.



Figure 25. System Using an I<sup>2</sup>C compatible Bus

The LM8342 can be used in an I<sup>2</sup>C compatible system. All specifications of the LM8342, dealing with the interface bus, are ensured by design. Except for the bus speed, which is specified in the Electrical Characteristics table.

# KEY ASPECT OF I2C COMPATIBLE COMMUNICATION

In this section a brief overview is presented, discussing the key aspect of  $I^2C$  compatible communication. Figure 26 shows the timing aspects of the  $I^2C$  compatible serial interface.

| START | SLAVE ADDRESS |   |   |   |   | R/W | Α | DATA |  |    |    | Α  | STOP |    |    |    |   |  |  |
|-------|---------------|---|---|---|---|-----|---|------|--|----|----|----|------|----|----|----|---|--|--|
|       | 1             | 0 | 0 | 1 | 1 | 1   | 1 |      |  | D6 | D5 | D4 | D3   | D2 | D1 | D0 | Р |  |  |



Figure 26. Timing Diagram

Product Folder Links: *LM8342* 



The timing diagram shows the major aspect of the communication protocol and represents a typical data stream. In case a master wants to setup a data transfer, it tests if "the bus is busy." If it is not busy, then the master starts the data transfer by creating a "start data transfer" situation. Accordingly the corresponding receiver is selected by sending the appropriate "slave address." This receiver gives an "acknowledge" on recognizing its address on the bus. The master continues the data transfer by sending the data stream. Again the receiver gives an "acknowledge" after receipt. Depending on the amount of data the master will continue or create a "stop data transfer" situation. Table 2 gives a more detailed description of the I<sup>2</sup>C compatible communication.

Table 2. Detailed Description of I<sup>2</sup>C compatible Communication Definitions

| Bus not busy        | The I <sup>2</sup> C compatible bus is not busy when both data (SDA) and clock (SCL) lines remain HIGH. The controller can initiate data transfer only when the bus is not busy.                                                                                                                                                                                                                   |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Start Data Transfer | Starting from an idle state (bus not busy) a START condition consists of a HIGH to LOW transition of SDA while SCL is HIGH. All commands must start with a START condition.                                                                                                                                                                                                                        |
| Slave address       | After generating a start condition, the master transmits a 7-bit slave address. (The LM8342 uses the 8th bit for selecting the R/W operation, but this does not affect the address.) The address for the LM8342 is 9E <sub>HEX</sub> .                                                                                                                                                             |
| R/W-bit             | If the value of the R/W bit is HIGH, the data is read from the register of the LM8342. Otherwise the current DAC setting is written to the LM8342.                                                                                                                                                                                                                                                 |
| Acknowledge         | A receive device, when addressed, is obliged to generate an "acknowledge" after the reception of each byte. The master generates an extra clock cycle that is associated with this acknowledge bit. The receiver has to pull down the SDA line during the acknowledge clock pulse so that the SDA line is stable LOW during the HIGH period of SCL, with respect to the SCL timing specifications. |
| Data byte           | A data byte consists of 8 bits. 7 bits are used for the DAC setting of the LM8342. The 8th bit is known as the P-bit.                                                                                                                                                                                                                                                                              |
| P-bit               | The function of the P-bit depends on the Read/Write operation (R/W-bit). During a Read operation of the LM8342, the P-bit indicates the programming state of the EEPROM. During a Write operation, the register or both the register and the EEPROM of the LM8342 can be selected as destination. A more detailed description of the P-bit is given in Table 3.                                    |
| Stop Data Transfer  | A STOP condition consists of a LOW to HIGH transition of SDA while SCL is HIGH. All operations must be ended with a STOP condition.                                                                                                                                                                                                                                                                |

Table 3. P-bit Truth Table

| Operation | P-bit | Description                                  |
|-----------|-------|----------------------------------------------|
| Read      | 1     | Programming Ready                            |
| Read      | 0     | Programming Busy (don't turn off the device) |
| Write     | 1     | Register Write                               |
| Write     | 0     | EEPROM Write                                 |

The LM8342 can be used in  $I^2C$  compatible systems with clock speeds of up to 400 kbps (Fast mode). For low speed applications, an initial resistor value for the pull-up resistors is 15 k $\Omega$  is suitable. When increasing the speed of the interface bus, the user should decrease the value of the pull-up resistors.

# **Typical Application**

The following section discusses two typical applications for the LM8342. In the first application the LM8342 is used as a programmable current sink, for example to drive a programmable bias generator. In the second application the LM8342 is used to adjust the voltage level of a  $V_{COM}$  driver.

# PROGRAMMABLE CURRENT SINK

As described in the "Principle of Operation of the LM8342" section the LM8342 basically operates as a programmable current sink. Figure 27 shows a general current sink application.

Product Folder Links: LM8342





Figure 27. Programmable Current Sink

The output current of the LM8342 can be calculated using Equation 3.

$$I_{OUT} = \frac{AV_{DD}}{20} \times \frac{1}{R_{SET}} \times \frac{DAC_{10} + 1}{128}$$
(3)

# DRIVING A V<sub>COM</sub> LEVEL

Another typical application, given in Figure 28, is using the LM8342 to adjust the "voltage tap" of a resistive voltage divider. The  $V_{COM}$  driver buffers the "voltage tap" in this application.



Figure 28. Typical Application Driving a V<sub>COM</sub> Level

The voltage level of the  $V_{COM}$  driver, for a general setting of (DAC<sub>10</sub>), is calculated using Equation 4.

$$V_{COM} = AV_{DD} \times \left(\frac{R2}{R1 + R2}\right) \times \left(1 - \frac{(DAC_{10} + 1) \times R1}{128 \times R_{SET} \times 20}\right)$$
(4)

For calibrating the  $V_{COM}$  level (see Figure 28) the tuning range of the design needs to be aligned to the required  $V_{COM}$  tuning range ( $\Delta V_{COM}$ ). Figure 29 gives a graphical presentation of the desired voltage levels.

Copyright © 2005–2013, Texas Instruments Incorporated





Figure 29.  $V_{COM}$  Voltage Levels

Assume the calibrator needs to cover the voltage range given in Equation 5.

$$\Delta V_{COM} = V_{COM\_HIGH} - V_{COM\_LOW}$$
(5)

The limits of  $V_{COM}$  for DAC<sub>10</sub> = 0 (high limit) and DAC<sub>10</sub> = 127 (low limit) are given by:

$$V_{COM\_HIGH} = AV_{DD} \times \left(\frac{R2}{R1 + R2}\right) \times \left(1 - \frac{R1}{128 \times R_{SET} \times 20}\right)$$
(6)

$$V_{COM\_LOW} = AV_{DD} x \left(\frac{R2}{R1 + R2}\right) x \left(1 - \frac{R1}{R_{SET} \times 20}\right)$$
(7)

Using Equation 5, Equation 6, and Equation 7 the value for resistors R1 and R2 can be obtained, resulting in Equation 8 and Equation 9:

$$R1 = \frac{40 \times R_{SET} \times \Delta V_{COM}}{AV_{DD} + \Delta V_{COM}}$$
(8)

and

$$R2 = \frac{40 \times R_{SET} \times \Delta V_{COM}}{AV_{DD} - \Delta V_{COM}}$$
(9)

Table 4 gives an overview of resistor values for a typical value of AV<sub>DD</sub>, and 2 R<sub>SET</sub> values. All settings are for a  $V_{COM}$  level at  $V_{MID} = \frac{1}{2}$  AV<sub>DD</sub>, and a maximum variation of  $\Delta V_{COM}$ .

$$V_{\text{MID}} - \frac{1}{2} \Delta V_{\text{COM}} < V_{\text{COM}} + \frac{1}{2} \Delta V_{\text{COM}}$$

$$\tag{10}$$

Table 4. Overview Resistor Values for Different  $R_{SET}$  Settings at  $AV_{DD} = 15V$ 

|                       |                                | $AV_{DD} = 15V (V_{C})$ | <sub>OM</sub> Level = 7.5 V) |           |           |  |
|-----------------------|--------------------------------|-------------------------|------------------------------|-----------|-----------|--|
|                       | $R_{SET} = 10 \text{ k}\Omega$ |                         | R <sub>SET</sub> = 45 kΩ     |           |           |  |
| ΔV <sub>COM</sub> (V) | R1<br>(Ω)                      | R2<br>(Ω)               | ΔV <sub>COM</sub> (V)        | R1<br>(Ω) | R2<br>(Ω) |  |
| ±0.5                  | 25k                            | 28.6k                   | ±0.5                         | 113k      | 129k      |  |
| ±1                    | 47.1k                          | 61.5k                   | ±1                           | 212k      | 277k      |  |
| ±1.5                  | 66.7k                          | 100k                    | ±1.5                         | 300k      | 450k      |  |
| ±2                    | 84.2k                          | 146k                    | ±2                           | 379k      | 655k      |  |

Submit Documentation Feedback

Copyright © 2005–2013, Texas Instruments Incorporated



Table 4. Overview Resistor Values for Different  $R_{SET}$  Settings at  $AV_{DD} = 15V$  (continued)

| ±2.5 | 100k | 200k | ±2.5 | 450k | 900k |
|------|------|------|------|------|------|
| ±3   | 114k | 267k | ±3   | 514k | 1.2M |

#### **EVALUATION SYSTEM**

For the LM8342 a complete evaluation system is available, including two boards. Figure 30 gives a schematic representation.

- LM8342 Evaluation BoardThis board demonstrates the functionality of the LM8342 using the I<sup>2</sup>C compatible interface for communication. The LM8342 can easily be demonstrated in 2 applications:
  - Programmable current sink
  - Programmable V<sub>COM</sub> level driver
- **LM8342 Programmer Board**This test board has dedicated functionality for communicating with the LM8342, using the I<sup>2</sup>C compatible interface. This board can operate in two different modes:
  - Write mode: The digitized value of a potentiometer setting is written to the LM8342. The user can select
    on the programmer board to write the data to the register or to store the data in the EEPROM.
  - Read mode: The board reads the stored values from the LM8342's EEPROM and presents this data onto a 3-digit display.



Figure 30. LM8342 Evaluation System

### LAYOUT RECOMMENDATIONS

A proper layout is necessary for optimum performance of the LM8342. A low impedance and proper ground plane (free of disturbances) is recommended, since a current of up to 10 mA can flow with HF contents during programming. The traces from the GND pin to the ground plane should be as short as possible. It is recommended to place decoupling capacitors close to the  $V_{DD}$  and  $AV_{DD}$  pins. Connections of these decoupling capacitors to the ground plane should be short.

As SET is a sensitive input, crosstalk to that pin should be prevented. Special care should be taken when routing the interface connections. The signals on the serial interface can be more than 60 dB larger than the equivalent LSB at the SET input pin. Crosstalk between the interface bus and  $R_{\text{SET}}$  results in disturbance of the output current  $I_{\text{OUT}}$  of the LM8342.

For applications requiring a low output current (using high values for  $R_{SET}$  in combination with low DAC settings) special attention should be paid to the parasitic capacitance ( $C_{PAR}$ ) parallel to  $R_{SET}$ . For  $C_{PAR}$  larger than tens of pF, a small (<1 LSB) unwanted ripple at the output current might be obtained. It is recommended to place the  $R_{SET}$  resistor close to the LM8342, in combination with a good board layout to reduce this parasitic capacitance.

# SNOSAM0B - NOVEMBER 2005 - REVISED MARCH 2013



# **REVISION HISTORY**

| Changes from Revision A (March 2013) to Revision B |                                                    |   |   |  |  |
|----------------------------------------------------|----------------------------------------------------|---|---|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format | 1 | 7 |  |  |

www.ti.com 31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| LM8342SD/NOPB         | Active | Production    | WSON (DSC)   10 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | L8342        |
| LM8342SD/NOPB.A       | Active | Production    | WSON (DSC)   10 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | L8342        |
| LM8342SDX/NOPB        | Active | Production    | WSON (DSC)   10 | 4500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | L8342        |
| LM8342SDX/NOPB.A      | Active | Production    | WSON (DSC)   10 | 4500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | L8342        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM8342SD/NOPB  | WSON            | DSC                | 10 | 1000 | 177.8                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LM8342SDX/NOPB | WSON            | DSC                | 10 | 4500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |

www.ti.com 31-Jul-2025



# \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM8342SD/NOPB  | WSON         | DSC             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LM8342SDX/NOPB | WSON         | DSC             | 10   | 4500 | 367.0       | 367.0      | 35.0        |



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025