

## SNx4LVC374A Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs

### 1 Features

- Operate From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max  $t_{pd}$  of 6.5 ns at 3.3 V
- Typical  $V_{OLP}$  (Output Ground Bounce) <0.8 V at  $V_{CC} = 3.3$  V,  $T_A = 25^\circ\text{C}$
- Typical  $V_{OHV}$  (Output  $V_{OH}$  Undershoot) >2 V at  $V_{CC} = 3.3$  V,  $T_A = 25^\circ\text{C}$
- Support Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V  $V_{CC}$ )
- $I_{off}$  Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

### 2 Applications

- Electronic Points of Sale
- TV Set-top Boxes
- Infotainment
- Servers
- Appliances

### 3 Description

The SN54LVC374A octal edge-triggered D-type flip-flop is designed for 2.7-V to 3.6-V  $V_{CC}$  operation, and the SN74LVC374A octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V  $V_{CC}$  operation.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |
|-------------|------------|--------------------|
| SNx4LVC374A | PDIP (20)  | 25.40 mm x 6.35 mm |
|             | VQFN (20)  | 4.50 mm x 3.50 mm  |
|             | SOIC (20)  | 12.80 mm x 7.50 mm |
|             | SSOP (20)  | 7.20 mm x 5.30 mm  |
|             | TVSOP (20) | 5.00 mm x 4.40 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### 4 Simplified Schematic



## Table of Contents

|          |                                              |          |           |                                                                         |           |
|----------|----------------------------------------------|----------|-----------|-------------------------------------------------------------------------|-----------|
| <b>1</b> | <b>Features</b> .....                        | <b>1</b> | <b>8</b>  | <b>Parameter Measurement Information</b> .....                          | <b>10</b> |
| <b>2</b> | <b>Applications</b> .....                    | <b>1</b> | <b>9</b>  | <b>Detailed Description</b> .....                                       | <b>11</b> |
| <b>3</b> | <b>Description</b> .....                     | <b>1</b> | 9.1       | Overview .....                                                          | 11        |
| <b>4</b> | <b>Simplified Schematic</b> .....            | <b>1</b> | 9.2       | Functional Block Diagram .....                                          | 11        |
| <b>5</b> | <b>Revision History</b> .....                | <b>2</b> | 9.3       | Feature Description .....                                               | 11        |
| <b>6</b> | <b>Pin Configuration and Functions</b> ..... | <b>3</b> | 9.4       | Device Functional Modes .....                                           | 11        |
| <b>7</b> | <b>Specifications</b> .....                  | <b>4</b> | <b>10</b> | <b>Applications and Implementation</b> .....                            | <b>12</b> |
| 7.1      | Absolute Maximum Ratings .....               | 4        | 10.1      | Application Information .....                                           | 12        |
| 7.2      | Handling Ratings .....                       | 4        | 10.2      | Typical Application .....                                               | 12        |
| 7.3      | Recommended Operating Conditions .....       | 5        | <b>11</b> | <b>Power Supply Recommendations</b> .....                               | <b>13</b> |
| 7.4      | Thermal Information .....                    | 5        | <b>12</b> | <b>Layout</b> .....                                                     | <b>13</b> |
| 7.5      | Electrical Characteristics .....             | 6        | 12.1      | Layout Guidelines .....                                                 | 13        |
| 7.6      | Timing Requirements, SN54LVC374A .....       | 7        | 12.2      | Layout Example .....                                                    | 13        |
| 7.7      | Timing Requirements, SN74LVC374A .....       | 7        | <b>13</b> | <b>Device and Documentation Support</b> .....                           | <b>14</b> |
| 7.8      | Timing Requirements, SN74LVC374A .....       | 7        | 13.1      | Related Links .....                                                     | 14        |
| 7.9      | Switching Characteristics, SN54LVC374A ..... | 7        | 13.2      | Trademarks .....                                                        | 14        |
| 7.10     | Switching Characteristics, SN74LVC374A ..... | 8        | 13.3      | Electrostatic Discharge Caution .....                                   | 14        |
| 7.11     | Switching Characteristics, SN74LVC374A ..... | 8        | 13.4      | Glossary .....                                                          | 14        |
| 7.12     | Operating Characteristics .....              | 8        | <b>14</b> | <b>Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>14</b> |
| 7.13     | Typical Characteristics .....                | 9        |           |                                                                         |           |

## 5 Revision History

### Changes from Revision N (May 2005) to Revision O

|                                                                                                                  |  | Page |
|------------------------------------------------------------------------------------------------------------------|--|------|
| • Updated data sheet temperature range .....                                                                     |  | 1    |
| • Updated $I_{off}$ bullet in Features list .....                                                                |  | 1    |
| • Added Applications .....                                                                                       |  | 1    |
| • Added Pin Functions table .....                                                                                |  | 3    |
| • Added Handling Ratings table .....                                                                             |  | 4    |
| • Changed MAX operating temperature range from 85°C to 125°C in Recommended Operating Conditions table .....     |  | 5    |
| • Added Thermal Information table .....                                                                          |  | 5    |
| • Added $-40^{\circ}\text{C}$ TO $125^{\circ}\text{C}$ for SN74LVC374A to Electrical Characteristics table ..... |  | 6    |
| • Added Timing Requirements table for SN74LVC374A at $-40^{\circ}\text{C}$ TO $125^{\circ}\text{C}$ .....        |  | 7    |
| • Added Switching Characteristics table for SN74LVC374A $-40^{\circ}\text{C}$ TO $125^{\circ}\text{C}$ .....     |  | 8    |
| • Added Typical Characteristics .....                                                                            |  | 9    |
| • Added Detailed Description section .....                                                                       |  | 11   |
| • Added Applications and Implementation section .....                                                            |  | 12   |
| • Added Power Supply Recommendations and Layout sections .....                                                   |  | 13   |

## 6 Pin Configuration and Functions

**SN54LVC374A . . . J OR W PACKAGE  
SN74LVC374A . . . DB, DGV, DW, N, NS,  
OR PW PACKAGE**

(TOP VIEW)



**SN74LVC374A . . . RGY PACKAGE  
(TOP VIEW)**



**SN54LVC374A . . . FK PACKAGE  
(TOP VIEW)**



### Pin Functions

| PIN |      | I/O | DESCRIPTION |
|-----|------|-----|-------------|
| NO. | NAME |     |             |
| 1   | OE   | I   | Enable pin  |
| 2   | 1Q   | O   | Output 1    |
| 3   | 1D   | I   | Input 1     |
| 4   | 2D   | I   | Input 2     |
| 5   | 2Q   | O   | Output 2    |
| 6   | 3Q   | O   | Output 3    |
| 7   | 3D   | I   | Input 3     |
| 8   | 4D   | I   | Input 4     |
| 9   | 4Q   | O   | Output 4    |
| 10  | GND  | —   | Ground pin  |
| 11  | CLK  | I   | Clock       |
| 12  | 5Q   | O   | Output 5    |
| 13  | 5D   | I   | Input 5     |
| 14  | 6D   | I   | Input 6     |
| 15  | 6Q   | O   | Output 6    |
| 16  | 7Q   | O   | Output 7    |
| 17  | 7D   | I   | Input 7     |
| 18  | 8D   | I   | Input 8     |
| 19  | 8Q   | O   | Output 8    |
| 20  | VCC  | —   | Power pin   |

## 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|          |                                                                                                 | MIN       | MAX            | UNIT    |
|----------|-------------------------------------------------------------------------------------------------|-----------|----------------|---------|
| $V_{CC}$ | Supply voltage range                                                                            | –0.5      | 6.5            | V       |
| $V_I$    | Input voltage range <sup>(2)</sup>                                                              | –0.5      | 6.5            | V       |
| $V_O$    | Voltage range applied to any output in the high-impedance or power-off state <sup>(2) (3)</sup> | –0.5      | 6.5            | V       |
| $V_O$    | Voltage range applied to any output in the high or low state                                    | –0.5      | $V_{CC} + 0.5$ | V       |
| $I_{IK}$ | Input clamp current                                                                             | $V_I < 0$ |                | –50 mA  |
| $I_{OK}$ | Output clamp current                                                                            | $V_O < 0$ |                | –50 mA  |
| $I_O$    | Continuous output current                                                                       |           |                | ±50 mA  |
|          | Continuous current through $V_{CC}$ or GND                                                      |           |                | ±100 mA |

- (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* are not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The value of  $V_{CC}$  is provided in the recommended operating conditions table.

### 7.2 Handling Ratings

|             |                           | MIN                                                                                      | MAX | UNIT   |
|-------------|---------------------------|------------------------------------------------------------------------------------------|-----|--------|
| $T_{stg}$   | Storage temperature range | –65                                                                                      | 150 | °C     |
| $V_{(ESD)}$ | Electrostatic discharge   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2 kV   |
|             |                           | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1000 V |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as 500 V may actually have higher performance.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as 250 V may actually have higher performance.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    | SN54LVC374A                        |     | SN74LVC374A            |      | UNIT            |
|-----------------|------------------------------------|------------------------------------|-----|------------------------|------|-----------------|
|                 |                                    | MIN                                | MAX | MIN                    | MAX  |                 |
| V <sub>CC</sub> | Supply voltage                     | Operating                          | 2   | 3.6                    | 1.65 | 3.6             |
|                 |                                    | Data retention only                | 1.5 |                        | 1.5  | V               |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 1.65 V to 1.95 V |     | 0.65 × V <sub>CC</sub> |      | V               |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V   |     | 1.7                    |      |                 |
|                 |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   | 2   | 2                      |      |                 |
| V <sub>IL</sub> | Low-level input voltage            | V <sub>CC</sub> = 1.65 V to 1.95 V |     | 0.35 × V <sub>CC</sub> |      | V               |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V   |     | 0.7                    |      |                 |
|                 |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   | 0.8 | 0.8                    |      |                 |
| V <sub>I</sub>  | Input voltage                      |                                    | 0   | 5.5                    | 0    | 5.5             |
| V <sub>O</sub>  | Output voltage                     | High or low state                  | 0   | V <sub>CC</sub>        | 0    | V <sub>CC</sub> |
|                 |                                    | 3-state                            | 0   | 5.5                    | 0    | 5.5             |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 1.65 V           |     |                        | -4   | mA              |
|                 |                                    | V <sub>CC</sub> = 2.3 V            |     |                        | -8   |                 |
|                 |                                    | V <sub>CC</sub> = 2.7 V            |     | -12                    | -12  |                 |
|                 |                                    | V <sub>CC</sub> = 3 V              |     | -24                    | -24  |                 |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 1.65 V           |     |                        | 4    | mA              |
|                 |                                    | V <sub>CC</sub> = 2.3 V            |     |                        | 8    |                 |
|                 |                                    | V <sub>CC</sub> = 2.7 V            |     | 12                     | 12   |                 |
|                 |                                    | V <sub>CC</sub> = 3 V              |     | 24                     | 24   |                 |
| Δt/Δv           | Input transition rise or fall rate |                                    | 10  |                        | 10   | ns/V            |
| T <sub>A</sub>  | Operating free-air temperature     | -55                                | 125 | -40                    | 125  | °C              |

(1) All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, (SCBA004).

### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | SN74LVC374A | UNIT |
|-------------------------------|----------------------------------------------|-------------|------|
|                               |                                              |             |      |
|                               |                                              |             |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 102.5       | °C/W |
| R <sub>θJCTop</sub>           | Junction-to-case (top) thermal resistance    | 35.9        |      |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 53.5        |      |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 2.2         |      |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 52.9        |      |
|                               |                                              |             |      |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, (SPRA953).

## 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                                                          | V <sub>CC</sub>    | SN54LVC374A           | SN74LVC374A           |                    |                       | UNIT |    |
|------------------|------------------------------------------------------------------------------------------|--------------------|-----------------------|-----------------------|--------------------|-----------------------|------|----|
|                  |                                                                                          |                    |                       | -40°C TO 85°C         |                    |                       |      |    |
|                  |                                                                                          |                    |                       | MIN                   | TYP <sup>(1)</sup> | MAX                   |      |    |
| V <sub>OH</sub>  | I <sub>OH</sub> = -100 µA                                                                | 1.65 V to 3.6 V    |                       | V <sub>CC</sub> – 0.2 |                    | V <sub>CC</sub> – 0.2 | V    |    |
|                  |                                                                                          | 2.7 V to 3.6 V     | V <sub>CC</sub> – 0.2 |                       |                    |                       |      |    |
|                  | I <sub>OH</sub> = -4 mA                                                                  | 1.65 V             |                       | 1.2                   |                    | 1.20                  |      |    |
|                  | I <sub>OH</sub> = -8 mA                                                                  | 2.3 V              |                       | 1.7                   |                    | 1.70                  |      |    |
|                  | I <sub>OH</sub> = -12 mA                                                                 | 2.7 V              | 2.2                   | 2.2                   |                    | 2.20                  |      |    |
|                  |                                                                                          | 3 V                | 2.4                   | 2.4                   |                    | 2.40                  |      |    |
|                  | I <sub>OH</sub> = -24 mA                                                                 | 3 V                | 2.2                   | 2.2                   |                    | 2.20                  |      |    |
| V <sub>OL</sub>  | I <sub>OL</sub> = 100 µA                                                                 | 1.65 V to 3.6 V    |                       |                       | 0.2                |                       | 0.20 | V  |
|                  |                                                                                          | 2.7 V to 3.6 V     |                       | 0.2                   |                    |                       |      |    |
|                  | I <sub>OL</sub> = 4 mA                                                                   | 1.65 V             |                       |                       | 0.45               |                       | 0.45 |    |
|                  | I <sub>OL</sub> = 8 mA                                                                   | 2.3 V              |                       |                       | 0.7                |                       | 0.70 |    |
|                  | I <sub>OL</sub> = 12 mA                                                                  | 2.7 V              |                       | 0.4                   |                    | 0.4                   | 0.40 |    |
|                  | I <sub>OL</sub> = 24 mA                                                                  | 3 V                |                       | 0.55                  |                    | 0.55                  | 0.55 |    |
| I <sub>I</sub>   | V <sub>I</sub> = 0 to 5.5 V                                                              | 3.6 V              |                       | ±5                    |                    | ±5                    | ±5   | µA |
| I <sub>off</sub> | V <sub>I</sub> or V <sub>O</sub> = 5.5 V                                                 | 0                  |                       |                       |                    | ±10                   | ±20  | µA |
| I <sub>OZ</sub>  | V <sub>O</sub> = 0 to 5.5 V                                                              | 3.6 V              |                       | ±15                   |                    | ±10                   | ±15  | µA |
| I <sub>CC</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND<br>3.6 V ≤ V <sub>I</sub> ≤ 5.5 V <sup>(2)</sup> | I <sub>O</sub> = 0 | 3.6 V                 | 10                    |                    | 10                    | 10   | µA |
|                  |                                                                                          |                    |                       | 10                    |                    | 10                    | 10   |    |
| ΔI <sub>CC</sub> | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND          | 2.7 V to 3.6 V     |                       | 500                   |                    | 500                   | 500  | µA |
| C <sub>I</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND                                                  | 3.3 V              |                       | 4 12                  |                    | 4                     | 75 4 | pF |
| C <sub>O</sub>   | V <sub>O</sub> = V <sub>CC</sub> or GND                                                  | 3.3 V              |                       | 5.5 12                |                    | 5.5                   | 5.5  | pF |

(1) All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.

(2) This applies in the disabled state only.

## 7.6 Timing Requirements, SN54LVC374A

over recommended operating free-air temperature range (unless otherwise noted) (see [Figure 3](#))

| PARAMETER   |                                 |     |     | SN54LVC374A                              |     | UNIT |  |
|-------------|---------------------------------|-----|-----|------------------------------------------|-----|------|--|
|             |                                 |     |     | $V_{CC} = 2.7\text{ V}$                  |     |      |  |
|             |                                 |     |     | $V_{CC} = 3.3\text{ V} \pm 0.3\text{ V}$ |     |      |  |
| MIN         | MAX                             | MIN | MAX | MIN                                      | MAX | UNIT |  |
| $f_{clock}$ | Clock frequency                 |     |     | 80                                       | 100 | MHz  |  |
| $t_w$       | Pulse duration, CLK high or low |     |     | 3.3                                      | 3.3 | ns   |  |
| $t_{su}$    | Setup time, data before CLK↑    |     |     | 2                                        | 2   | ns   |  |
| $t_h$       | Hold time, data after CLK↑      |     |     | 1.5                                      | 1.5 | ns   |  |

## 7.7 Timing Requirements, SN74LVC374A

over recommended operating free-air temperature range (unless otherwise noted) (see [Figure 3](#))

| PARAMETER   |                                 |     |     | SN74LVC374A                               |                                          |                         |                                          | UNIT |     |      |
|-------------|---------------------------------|-----|-----|-------------------------------------------|------------------------------------------|-------------------------|------------------------------------------|------|-----|------|
|             |                                 |     |     | −40°C TO 85°C                             |                                          |                         |                                          |      |     |      |
|             |                                 |     |     | $V_{CC} = 1.8\text{ V} \pm 0.15\text{ V}$ | $V_{CC} = 2.5\text{ V} \pm 0.2\text{ V}$ | $V_{CC} = 2.7\text{ V}$ | $V_{CC} = 3.3\text{ V} \pm 0.3\text{ V}$ |      |     |      |
| MIN         | MAX                             | MIN | MAX | MIN                                       | MAX                                      | MIN                     | MAX                                      | MIN  | MAX | UNIT |
| $f_{clock}$ | Clock frequency                 |     |     | 55                                        | 95                                       | 80                      | 100                                      | MHz  |     |      |
| $t_w$       | Pulse duration, CLK high or low |     |     | 9                                         | 4                                        | 3.3                     | 3.3                                      | ns   |     |      |
| $t_{su}$    | Setup time, data before CLK↑    |     |     | 6                                         | 4                                        | 2                       | 2                                        | ns   |     |      |
| $t_h$       | Hold time, data after CLK↑      |     |     | 4                                         | 2                                        | 1.5                     | 1.5                                      | ns   |     |      |

## 7.8 Timing Requirements, SN74LVC374A

| PARAMETER   |                                 |     |     | SN74LVC374A                               |                                          |                         |                                          | UNIT |     |      |
|-------------|---------------------------------|-----|-----|-------------------------------------------|------------------------------------------|-------------------------|------------------------------------------|------|-----|------|
|             |                                 |     |     | −40°C TO 85°C                             |                                          |                         |                                          |      |     |      |
|             |                                 |     |     | $V_{CC} = 1.8\text{ V} \pm 0.15\text{ V}$ | $V_{CC} = 2.5\text{ V} \pm 0.2\text{ V}$ | $V_{CC} = 2.7\text{ V}$ | $V_{CC} = 3.3\text{ V} \pm 0.3\text{ V}$ |      |     |      |
| MIN         | MAX                             | MIN | MAX | MIN                                       | MAX                                      | MIN                     | MAX                                      | MIN  | MAX | UNIT |
| $f_{clock}$ | Clock frequency                 |     |     | 40                                        | 80                                       | 80                      | 100                                      | MHz  |     |      |
| $t_w$       | Pulse duration, CLK high or low |     |     | 9                                         | 4                                        | 3.3                     | 3.3                                      | ns   |     |      |
| $t_{su}$    | Setup time, data before CLK↑    |     |     | 6                                         | 4                                        | 2                       | 2                                        | ns   |     |      |
| $t_h$       | Hold time, data after CLK↑      |     |     | 4                                         | 2                                        | 1.5                     | 1.5                                      | ns   |     |      |

## 7.9 Switching Characteristics, SN54LVC374A

over recommended operating free-air temperature range (unless otherwise noted) (see [Figure 3](#))

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | SN54LVC374A             |     |                                          |     | UNIT |    |
|-----------|-----------------|----------------|-------------------------|-----|------------------------------------------|-----|------|----|
|           |                 |                | $V_{CC} = 2.7\text{ V}$ |     | $V_{CC} = 3.3\text{ V} \pm 0.3\text{ V}$ |     |      |    |
|           |                 |                | MIN                     | MAX | MIN                                      | MAX |      |    |
| $f_{max}$ |                 |                |                         | 80  |                                          | 100 | MHz  |    |
| $t_{pd}$  | CLK             | Q              |                         |     | 9.5                                      | 1   | 8.5  | ns |
| $t_{en}$  | $\overline{OE}$ | Q              |                         |     | 9.5                                      | 1   | 8.5  | ns |
| $t_{dis}$ | $\overline{OE}$ | Q              |                         |     | 8                                        | 1   | 7    | ns |

## 7.10 Switching Characteristics, SN74LVC374A

over recommended operating free-air temperature range (unless otherwise noted) (see [Figure 3](#))

| PARAMETER   | FROM<br>(INPUT) | TO<br>(OUTPUT) | SN74LVC374A                                 |      |                                            |      |                          |     | UNIT    |     |
|-------------|-----------------|----------------|---------------------------------------------|------|--------------------------------------------|------|--------------------------|-----|---------|-----|
|             |                 |                | –40°C TO 85°C                               |      |                                            |      |                          |     |         |     |
|             |                 |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |      | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ |      | $V_{CC} = 2.7 \text{ V}$ |     |         |     |
| $f_{max}$   |                 |                | 55                                          |      | 95                                         |      | 80                       |     | 100     | MHz |
| $t_{pd}$    | CLK             | Q              |                                             | 21.9 |                                            | 10.8 |                          | 8.1 | 1.5 7   | ns  |
| $t_{en}$    | $\overline{OE}$ | Q              |                                             | 19.8 |                                            | 10.8 |                          | 8.5 | 1.5 7.5 | ns  |
| $t_{dis}$   | $\overline{OE}$ | Q              |                                             | 19.1 |                                            | 18.1 |                          | 7.1 | 1.5 6.5 | ns  |
| $t_{sk(o)}$ |                 |                |                                             | 1    |                                            | 1    |                          | 1   | 1       | ns  |

## 7.11 Switching Characteristics, SN74LVC374A

over operating free-air temperature range (unless otherwise noted)

| PARAMETER   | FROM<br>(INPUT) | TO<br>(OUTPUT) | SN74LVC374A                                 |      |                                            |      |                          |     | UNIT    |     |
|-------------|-----------------|----------------|---------------------------------------------|------|--------------------------------------------|------|--------------------------|-----|---------|-----|
|             |                 |                | –40°C TO 125°C                              |      |                                            |      |                          |     |         |     |
|             |                 |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ |      | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ |      | $V_{CC} = 2.7 \text{ V}$ |     |         |     |
| $f_{max}$   |                 |                | 55                                          |      | 95                                         |      | 80                       |     | 100     | MHz |
| $t_{pd}$    | CLK             | Q              |                                             | 21.9 |                                            | 10.8 |                          | 8.1 | 1.5 7.6 | ns  |
| $t_{en}$    | $\overline{OE}$ | Q              |                                             | 19.8 |                                            | 10.8 |                          | 8.9 | 1.5 8.0 | ns  |
| $t_{dis}$   | $\overline{OE}$ | Q              |                                             | 19.1 |                                            | 18.1 |                          | 7.7 | 1.5 7.0 | ns  |
| $t_{sk(o)}$ |                 |                |                                             | 1.5  |                                            | 1.5  |                          | 1.5 | 1.5     | ns  |

## 7.12 Operating Characteristics

 $T_A = 25^\circ\text{C}$ 

| PARAMETER                                                  | TEST<br>CONDITIONS | $V_{CC} = 1.8 \text{ V}$ | $V_{CC} = 2.5 \text{ V}$ | $V_{CC} = 3.3 \text{ V}$ | UNIT |    |
|------------------------------------------------------------|--------------------|--------------------------|--------------------------|--------------------------|------|----|
|                                                            |                    | TYP                      | TYP                      | TYP                      |      |    |
|                                                            |                    |                          |                          |                          |      |    |
| $C_{pd}$<br>Power dissipation capacitance<br>per flip-flop | Outputs enabled    | f = 10 MHz               | 53                       | 54                       | 54.5 | pF |
|                                                            | Outputs disabled   |                          | 12                       | 15                       | 13.5 |    |

## 7.13 Typical Characteristics



Figure 1. SN74LVC374A Clock to Q TDP V<sub>CC</sub> vs TPD at 25°C



Figure 2. SN74LVC374A Clock to Q Across Temp 3.3-V V<sub>CC</sub>

## 8 Parameter Measurement Information



| TEST              | S1         |
|-------------------|------------|
| $t_{PLH}/t_{PHL}$ | Open       |
| $t_{PLZ}/t_{PZL}$ | $V_{LOAD}$ |
| $t_{PHZ}/t_{PZH}$ | GND        |

| $V_{CC}$                           | INPUTS   |                       | $V_M$      | $V_{LOAD}$        | $C_L$ | $R_L$        | $V_\Delta$ |
|------------------------------------|----------|-----------------------|------------|-------------------|-------|--------------|------------|
|                                    | $V_I$    | $t_r/t_f$             |            |                   |       |              |            |
| $1.8 \text{ V} \pm 0.15 \text{ V}$ | $V_{CC}$ | $\leq 2 \text{ ns}$   | $V_{CC}/2$ | $2 \times V_{CC}$ | 30 pF | 1 k $\Omega$ | 0.15 V     |
| $2.5 \text{ V} \pm 0.2 \text{ V}$  | $V_{CC}$ | $\leq 2 \text{ ns}$   | $V_{CC}/2$ | $2 \times V_{CC}$ | 30 pF | 500 $\Omega$ | 0.15 V     |
| 2.7 V                              | 2.7 V    | $\leq 2.5 \text{ ns}$ | 1.5 V      | 6 V               | 50 pF | 500 $\Omega$ | 0.3 V      |
| $3.3 \text{ V} \pm 0.3 \text{ V}$  | 2.7 V    | $\leq 2.5 \text{ ns}$ | 1.5 V      | 6 V               | 50 pF | 500 $\Omega$ | 0.3 V      |



NOTES:

- $C_L$  includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics: PRR  $\leq 10 \text{ MHz}$ ,  $Z_O = 50 \Omega$ .
- The outputs are measured one at a time with one transition per measurement.
- $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms

## 9 Detailed Description

### 9.1 Overview

These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. These devices are particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs. A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.  $\overline{OE}$  does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. These devices are fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

### 9.2 Functional Block Diagram



### 9.3 Feature Description

- Wide operating voltage range
  - Operates from 1.65 V to 3.6 V
- Allows down voltage translation
  - Inputs accept voltages to 5.5 V
- $I_{off}$  feature
  - Allows voltages on the inputs and outputs when  $V_{CC}$  is 0 V

### 9.4 Device Functional Modes

**Function Table (Each Flip-Flop)**

| INPUTS          |            |   | OUTPUT<br>Q |
|-----------------|------------|---|-------------|
| $\overline{OE}$ | CLK        | D |             |
| L               | $\uparrow$ | H | H           |
| L               | $\uparrow$ | L | L           |
| L               | H or L     | X | $Q_0$       |
| H               | X          | X | Z           |

## 10 Applications and Implementation

### 10.1 Application Information

The SN74LVC374A is a high-drive CMOS device that can be used for a multitude of bus interface type applications where the data needs to be retained or latched. It can produce 32 mA of drive current at 3.3 V; therefore, making it ideal for driving multiple outputs and good for high speed applications up to 100 MHz. The inputs are 5.5-V tolerant allowing it to translate down to  $V_{CC}$ .

### 10.2 Typical Application



#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

1. Recommended Input conditions
  - Rise time and fall time specs: See  $(\Delta t/\Delta V)$  in [Recommended Operating Conditions](#) table.
  - Specified high and low levels: See  $(V_{IH}$  and  $V_{IL}$ ) in [Recommended Operating Conditions](#) table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$ .
2. Recommend output conditions
  - Load currents should not exceed 25 mA per output and 50 mA total for the part.
  - Outputs should not be pulled above  $V_{CC}$ .

## Typical Application (continued)

### 10.2.3 Application Curves



## 11 Power Supply Recommendations

The power supply can be any voltage between the Min and Max supply voltage rating located in the *Recommended Operating Conditions* table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended. If there are multiple V<sub>CC</sub> pins, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 12 Layout

### 12.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input terminals should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 5 shows the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable terminal it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs so they also cannot float when disabled.

### 12.2 Layout Example



**Figure 5. Layout Diagram**

## 13 Device and Documentation Support

### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 1. Related Links**

| PARTS       | PRODUCT FOLDER             | SAMPLE & BUY               | TECHNICAL DOCUMENTS        | TOOLS & SOFTWARE           | SUPPORT & COMMUNITY        |
|-------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|
| SN54LVC374A | <a href="#">Click here</a> |
| SN74LVC374A | <a href="#">Click here</a> |

### 13.2 Trademarks

All trademarks are the property of their respective owners.

### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.4 Glossary

#### [SLYZ022 — TI Glossary](#)

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins   | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                  |
|-----------------------|---------------|----------------------|------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|--------------------------------------|
| 5962-9757401Q2A       | Active        | Production           | LCCC (FK)   20   | 55   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9757401Q2A<br>SNJ54LVC374AFK    |
| 5962-9757401QRA       | Active        | Production           | CDIP (J)   20    | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9757401QR<br>A<br>SNJ54LVC374AJ |
| 5962-9757401QSA       | Active        | Production           | CFP (W)   20     | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9757401QS<br>A<br>SNJ54LVC374AW |
| SN74LVC374ADBR        | Active        | Production           | SSOP (DB)   20   | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374ADBR.B      | Active        | Production           | SSOP (DB)   20   | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374ADBRG4      | Active        | Production           | SSOP (DB)   20   | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374ADBRG4.B    | Active        | Production           | SSOP (DB)   20   | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374ADGVR       | Active        | Production           | TVSOP (DGV)   20 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374ADGVR.B     | Active        | Production           | TVSOP (DGV)   20 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374ADW         | Active        | Production           | SOIC (DW)   20   | 25   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LVC374A                              |
| SN74LVC374ADW.B       | Active        | Production           | SOIC (DW)   20   | 25   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LVC374A                              |
| SN74LVC374ADWR        | Active        | Production           | SOIC (DW)   20   | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LVC374A                              |
| SN74LVC374ADWR.A      | Active        | Production           | SOIC (DW)   20   | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LVC374A                              |
| SN74LVC374ADWR.B      | Active        | Production           | SOIC (DW)   20   | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LVC374A                              |
| SN74LVC374ADWRE4      | Active        | Production           | SOIC (DW)   20   | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LVC374A                              |
| SN74LVC374AN          | Active        | Production           | PDIP (N)   20    | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -40 to 85    | SN74LVC374AN                         |
| SN74LVC374AN.B        | Active        | Production           | PDIP (N)   20    | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -40 to 85    | SN74LVC374AN                         |
| SN74LVC374ANSR        | Active        | Production           | SOP (NS)   20    | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LVC374A                              |
| SN74LVC374ANSR.B      | Active        | Production           | SOP (NS)   20    | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LVC374A                              |
| SN74LVC374APW         | Active        | Production           | TSSOP (PW)   20  | 70   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374APW.B       | Active        | Production           | TSSOP (PW)   20  | 70   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374APWR        | Active        | Production           | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374APWR.A      | Active        | Production           | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374APWR.B      | Active        | Production           | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |

| Orderable part number            | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                  |
|----------------------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|--------------------------------------|
| <a href="#">SN74LVC374APWRG4</a> | Active        | Production           | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374APWRG4.A               | Active        | Production           | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374APWRG4.B               | Active        | Production           | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| <a href="#">SN74LVC374APWT</a>   | Active        | Production           | TSSOP (PW)   20 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| SN74LVC374APWT.B                 | Active        | Production           | TSSOP (PW)   20 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | LC374A                               |
| <a href="#">SN74LVC374ARGYR</a>  | Active        | Production           | VQFN (RGY)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | LC374A                               |
| SN74LVC374ARGYR.A                | Active        | Production           | VQFN (RGY)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | LC374A                               |
| SN74LVC374ARGYR.B                | Active        | Production           | VQFN (RGY)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | LC374A                               |
| SN74LVC374ARGYRG4                | Active        | Production           | VQFN (RGY)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | LC374A                               |
| SN74LVC374ARGYRG4.A              | Active        | Production           | VQFN (RGY)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | LC374A                               |
| SN74LVC374ARGYRG4.B              | Active        | Production           | VQFN (RGY)   20 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 85    | LC374A                               |
| <a href="#">SNJ54LVC374AFK</a>   | Active        | Production           | LCCC (FK)   20  | 55   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9757401Q2A<br>SNJ54LVC374AFK    |
| SNJ54LVC374AJ                    | Active        | Production           | CDIP (J)   20   | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9757401QR<br>A<br>SNJ54LVC374AJ |
| SNJ54LVC374AW                    | Active        | Production           | CFP (W)   20    | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9757401QS<br>A<br>SNJ54LVC374AW |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF SN54LVC374A, SN74LVC374A :**

- Catalog : [SN74LVC374A](#)
- Automotive : [SN74LVC374A-Q1](#), [SN74LVC374A-Q1](#)
- Enhanced Product : [SN74LVC374A-EP](#), [SN74LVC374A-EP](#)
- Military : [SN54LVC374A](#)

**NOTE: Qualified Version Definitions:**

- Catalog - TI's standard catalog product
- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product - Supports Defense, Aerospace and Medical Applications
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74LVC374ADBR    | SSOP         | DB              | 20   | 2000 | 330.0              | 16.4               | 8.2     | 7.5     | 2.5     | 12.0    | 16.0   | Q1            |
| SN74LVC374ADBRG4  | SSOP         | DB              | 20   | 2000 | 330.0              | 16.4               | 8.2     | 7.5     | 2.5     | 12.0    | 16.0   | Q1            |
| SN74LVC374ADGVR   | TVSOP        | DGV             | 20   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |
| SN74LVC374ADWR    | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.3    | 2.7     | 12.0    | 24.0   | Q1            |
| SN74LVC374ANSR    | SOP          | NS              | 20   | 2000 | 330.0              | 24.4               | 8.4     | 13.0    | 2.5     | 12.0    | 24.0   | Q1            |
| SN74LVC374APWR    | TSSOP        | PW              | 20   | 2000 | 330.0              | 16.4               | 6.95    | 7.0     | 1.4     | 8.0     | 16.0   | Q1            |
| SN74LVC374APWRG4  | TSSOP        | PW              | 20   | 2000 | 330.0              | 16.4               | 6.95    | 7.0     | 1.4     | 8.0     | 16.0   | Q1            |
| SN74LVC374APWT    | TSSOP        | PW              | 20   | 250  | 330.0              | 16.4               | 6.95    | 7.0     | 1.4     | 8.0     | 16.0   | Q1            |
| SN74LVC374ARGYR   | VQFN         | RGY             | 20   | 3000 | 330.0              | 12.4               | 3.71    | 4.71    | 1.1     | 8.0     | 12.0   | Q1            |
| SN74LVC374ARGYRG4 | VQFN         | RGY             | 20   | 3000 | 330.0              | 12.4               | 3.71    | 4.71    | 1.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC374ADBR    | SSOP         | DB              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LVC374ADB RG4 | SSOP         | DB              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LVC374ADGVR   | TVSOP        | DGV             | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LVC374ADWR    | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74LVC374ANSR    | SOP          | NS              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74LVC374APWR    | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LVC374APWRG4  | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LVC374APWT    | TSSOP        | PW              | 20   | 250  | 353.0       | 353.0      | 32.0        |
| SN74LVC374ARGYR   | VQFN         | RGY             | 20   | 3000 | 353.0       | 353.0      | 32.0        |
| SN74LVC374ARGYRG4 | VQFN         | RGY             | 20   | 3000 | 353.0       | 353.0      | 32.0        |

**TUBE**


\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| 5962-9757401Q2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030         | NA     |
| 5962-9757401QSA | W            | CFP          | 20   | 25  | 506.98 | 26.16  | 6220         | NA     |
| SN74LVC374ADW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080         | 6.6    |
| SN74LVC374ADW.B | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080         | 6.6    |
| SN74LVC374AN    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230        | 4.32   |
| SN74LVC374AN.B  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230        | 4.32   |
| SN74LVC374APW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600         | 3.5    |
| SN74LVC374APW.B | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600         | 3.5    |
| SNJ54LVC374AFK  | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030         | NA     |
| SNJ54LVC374AW   | W            | CFP          | 20   | 25  | 506.98 | 26.16  | 6220         | NA     |

W (R-GDFP-F20)

CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within Mil-Std 1835 GDFP2-F20

## PACKAGE OUTLINE

**PW0020A**



## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

# EXAMPLE BOARD LAYOUT

PW0020A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220206/A 02/2017

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0020A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220206/A 02/2017

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DB0020A



SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-150.

# EXAMPLE BOARD LAYOUT

DB0020A

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4214851/B 08/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DB0020A

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4214851/B 08/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## MECHANICAL DATA

**NS (R-PDSO-G\*\*)**

## PLASTIC SMALL-OUTLINE PACKAGE

**14-PINS SHOWN**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## DGV (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.  
 D. Falls within JEDEC: 24/48 Pins – MO-153  
 14/16/20/56 Pins – MO-194

## GENERIC PACKAGE VIEW

**RGY 20**

**VQFN - 1 mm max height**

**3.5 x 4.5, 0.5 mm pitch**

**PLASTIC QUAD FGLATPACK - NO LEAD**

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4225264/A

**RGY0020A**



**PACKAGE OUTLINE**

**VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



4225320/A 09/2019

**NOTES:**

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

# EXAMPLE BOARD LAYOUT

RGY0020A

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:18X



SOLDER MASK DETAILS

4225320/A 09/2019

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RGY0020A

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



**SOLDER PASTE EXAMPLE**  
BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD 21  
78% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE  
SCALE:20X

4225320/A 09/2019

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# GENERIC PACKAGE VIEW

**FK 20**

**LCCC - 2.03 mm max height**

**8.89 x 8.89, 1.27 mm pitch**

**LEADLESS CERAMIC CHIP CARRIER**

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4229370VA\

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

# PACKAGE OUTLINE

DW0020A



SOIC - 2.65 mm max height

SOIC



NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.

# EXAMPLE BOARD LAYOUT

DW0020A

SOIC - 2.65 mm max height

SOIC



LAND PATTERN EXAMPLE  
SCALE:6X



SOLDER MASK DETAILS

4220724/A 05/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DW0020A

SOIC - 2.65 mm max height

SOIC



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:6X

4220724/A 05/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025