

www.ti.com SLLSE08 - OCTOBER 2009

# **DisplayPort 1:1 Dual-Mode Repeater**

Check for Samples: SN75DP120

#### **FEATURES**

- DP Signal Repeater Supporting Dual-Mode DisplayPort DP1.1a (DP++) Signaling
- Supports Data Rates up to 2.7Gbps
- Participates in DP Link Training to set Output Voltage and Pre-Emphasis Levels
- Automatic Selectable Equalization for Improved Signal Integrity
- Integrated HPD Inversion and Level Translation Required on Some Source Platforms

- Enhanced ESD: 11 kV HBM on All Pins
- Enhanced Commercial Temperature Range: 0°C to 85°C
- 36 Pin 6 x 6 QFN Package

## **APPLICATIONS**

- Personal Computer Market
  - Desktop PC
  - Notebook PC
  - PC Docking Station
  - PC Standalone Video Card

#### DESCRIPTION

The SN75DP120 is a single port Dual-Mode DisplayPort (DP++) repeater that regenerates the DP high speed digital link.

Four levels of differential output voltage swing (VOD) and four levels of pre-emphasis are supported in accordance with the DisplayPort specification version 1.1a.The device monitors the AUX channel and automatically adjusts the output signaling levels in response to link training commands. The SN75DP120 also supports multiple selectable levels of equalization to provide improved signal integrity in cases where the input link has a high level of loss. The equalization level will be automatically selected based on link training. The equalization in the DP120 is optimized to compensate losses of up to 6dB for frequencies up to 1.35GHz. This corresponds to approximately 18–24 inches of FR4 trace with 4–6mil width.

A built in level translator for the hot plug detect (HPD) line and level translator / inverter for the cable adapter detect line (CAD) allow for a reduction of the overall circuitry needed for a DisplayPort source system.

When not in use, the SN75DP120 device supports an ultra low power shutdown mode. In this mode the main link outputs are disabled and pulled to GND, and the device draws less then 40 µW of power.

The device is characterized for an extended operational temperature range from 0°C to 85°C.

#### **TYPICAL APPLICATION**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **TYPICAL IMPLEMENTATION**







www.ti.com

#### DATA FLOW BLOCK DIAGRAM





## **RHH PACKAGE (TOP VIEW)**



## **PIN FUNCTIONS**

| PIN       |                     | 1/0                            | DECORIDATION                                                                                                                                                                                                                                                                                                                                 |  |
|-----------|---------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SIGNAL    | NO.                 | I/O                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                  |  |
|           | •                   | 1                              | MAIN LINK INPUT PINS                                                                                                                                                                                                                                                                                                                         |  |
| IN0p/n    | 34, 35              |                                | DisplayPort Main Link Channel 0 Differential Input                                                                                                                                                                                                                                                                                           |  |
| IN1p/n    | 2, 3                |                                | DisplayPort Main Link Channel 1 Differential Input                                                                                                                                                                                                                                                                                           |  |
| IN2p/n    | 5, 6                | I[100Ω diff]                   | DisplayPort Main Link Channel 2 Differential Input                                                                                                                                                                                                                                                                                           |  |
| IN3p/n    | 8, 9                |                                | DisplayPort Main Link Channel 3 Differential Input                                                                                                                                                                                                                                                                                           |  |
|           |                     |                                | MAIN LINK OUTPUT PINS                                                                                                                                                                                                                                                                                                                        |  |
| OUT0p/n   | 30, 29              |                                | DisplayPort Main Link Channel 0 Differential Output                                                                                                                                                                                                                                                                                          |  |
| OUT1p/n   | 26, 25              | 0                              | DisplayPort Main Link Channel 1 Differential Output                                                                                                                                                                                                                                                                                          |  |
| OUT2p/n   | 23, 22              | $O_{[100\Omega \text{ diff}]}$ | DisplayPort Main Link Channel 2 Differential Output                                                                                                                                                                                                                                                                                          |  |
| OUT3p/n   | 20, 19              |                                | DisplayPort Main Link Channel 3 Differential Output                                                                                                                                                                                                                                                                                          |  |
|           |                     |                                | HOT PLUG DETECT PINS                                                                                                                                                                                                                                                                                                                         |  |
| HPD_SRC   | = ()ro av o av o av |                                | Hot Plug Detect Output to the DisplayPort Source The polarity and output level of HPD_SRC is set by the HPD_INV pin                                                                                                                                                                                                                          |  |
| HPD_SINK  | 15                  | I <sub>[CMOS]</sub> w/ 125kΩ   | Hot Plug Detect Input from DisplayPort Sink                                                                                                                                                                                                                                                                                                  |  |
|           |                     | F                              | AUXILIARY DATA PINS                                                                                                                                                                                                                                                                                                                          |  |
| AUX_INp/n | 17, 18              | I/O                            | Bidirectional DisplayPort Auxiliary Data Line                                                                                                                                                                                                                                                                                                |  |
|           |                     |                                | CABLE ADAPTER DETECT PINS                                                                                                                                                                                                                                                                                                                    |  |
| CAD_SRC   | 12                  | O <sub>[CMOS]</sub>            | Cable Adapter Detect Output to the DisplayPort Source The polarity of CAD_SRC is set by the CAD_INV pin.                                                                                                                                                                                                                                     |  |
| CAD_SINK  | 14                  | I <sub>[CMOS]</sub>            | DisplayPort Cable Adapter Detect Input; No pulldown resistor on this pin.                                                                                                                                                                                                                                                                    |  |
|           | •                   |                                | CONTROL PINS <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                  |  |
| LP#       | 33                  | I <sub>[CMOS]</sub>            | Low Power Shutdown Mode  When LP# = H; Device in Active Mode  When LP# = L; Device in Shutdown mode. All main link outputs are disabled and pulled to GND; Inputs ignored. HPD_SRC follows HPD_SINK.  An external capacitor may be required on this pin if it is connected to VCC by a pullup resistor. See Application Information section. |  |

(1) (H) Logic High; (L) Logic Low

www.ti.com SLLSE08 -OCTOBER 2009

## **PIN FUNCTIONS (continued)**

| PIN     | l                    | 1/0                       | DECORPTION                                                                                                                                                                                                                                                                |  |  |
|---------|----------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SIGNAL  | NO.                  | I/O                       | DESCRIPTION                                                                                                                                                                                                                                                               |  |  |
| CAD_INV | 31                   | I [CMOS] w/ weak pulldown | CAD output polarity Inversion When CAD_INV = H; CAD_SRC is INVERSE logic of CAD_SINK When CAD_INV = L; CAD_SRC is NON-INVERSE logic of CAD_SINK                                                                                                                           |  |  |
| HPD_INV | 27                   | I [CMOS] w/ weak pulldown | HPD output polarity Inversion When HPD_INV = H; HPD_SRC is set to INVERSE logic of HPD_SINK, and HPD_SRC VOH is fixed at 0.8V to 1.1V, i.e. not referenced to VDD When HPD_INV = L; HPD_SRC is set to NON-INVERSE logic of HPD_SINK, and HPD_SRC VOH is referenced to VDD |  |  |
|         |                      |                           | SUPPLY AND GROUND PINS                                                                                                                                                                                                                                                    |  |  |
| VDD     | 10                   |                           | HPD_SRC (when HPD_INV = H) and CAD_SRC Supply                                                                                                                                                                                                                             |  |  |
| VCC     | 4, 16, 24,<br>28, 36 |                           | 3.3V Supply                                                                                                                                                                                                                                                               |  |  |
| GND     | 1, 7, 13,<br>21, 32  |                           | Ground                                                                                                                                                                                                                                                                    |  |  |

## STATUS DETECT AND OPERATING MODES FLOW DIAGRAM

The SN75DP120 switches between power saving and active modes in the following way:



Figure 1. SN75DP120 Operational Modes Flow Chart



## Table 1. Description of SN75DP120 Modes

| MODE                   | CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CONDITIONS                                                                               |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| ShutDown<br>Mode       | Least amount of power consumption (most circuitry turned off); HPD_SRC reflects HPD_SINK state, all other outputs are high impedance and all other inputs are ignored.  DPCD registers and logic are held reset to default values                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LP# is low                                                                               |
| Standby Mode           | Low power consumption; main link inputs and outputs are disabled, AUX monitoring is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LP# is high;<br>HPD_SINK low for longer than t <sub>T(HPD)</sub>                         |
| D3 Power<br>Down Mode  | Low power consumption; main link inputs and outputs disabled, AUX monitoring is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LP# is high; AUX command requested DP sink to enter D3 power saving mode                 |
| Active Mode            | Data transfer (normal operation); The device is either in TMDS mode (CAD_SINK=high) or DP mode (CAD_SINK=low);                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | LP# is high; HPD_SINK is high HPD_SINK can also be low for less than t <sub>T(HPD)</sub> |
|                        | In DP mode, the AUX monitor is actively monitoring for link training, and the output signal swing, input equalization level and lane count depend on the link training. At power-up all main link outputs are disabled by default. AUX Link training is necessary to overwrite the DPCD registers to enable main link outputs.                                                                                                                                                                                                                                                                                                                                                         | (e.g. sink interrupt request to source) Link Training has begun or completed             |
|                        | In TMDS mode, the output signal swing will be 600mVp-p, and transactions on the AUX lines will be ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                          |
| Output Disable<br>Mode | DPCD write commands on the AUX bus detected by the SN75DP120 will also write to the local DP120 DPCD register. The local DPCD registers should always be written with valid entries. If register 101h or 103h is written with an invalid value, the SN75DP120 disables the OUTx main link output signals, forcing the DP sink to issue an interrupt. The DP source can now re-train the link using valid DPCD register values. As soon as all DPCD registers contain a valid entry, the SN75DP120 switches back into the appropriate mode of operation. For a list of valid and invalid DPCD register entries refer to Table 3 and the DP1.1a specification Table 2-52 and Table 3-12. | EN is high<br>DPCD register 101h or 103h entry is invalid                                |

#### **Table 2. Transition Between Operational Modes**

| MODE TRANSITION                 | USE CASE                                          | TRANSITION SPECIFICS                                                               |
|---------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------|
| Shutdown → Standby              | Activate DP120                                    | LP# transitions from low to high                                                   |
| onatao in a cianaby             | 7.6.1.4.6 2. 1.26                                 | Receiver enters Standby mode                                                       |
|                                 |                                                   | AUX listener turns on and begins to monitor the AUX lines                          |
| Standby → Active                | Turn on main link (monitor plugged in)            | HPD_SINK input asserts high                                                        |
|                                 |                                                   | 2. Main link outputs turn on                                                       |
| Active → D3                     | DP source requests temporary power down for       | Receive D3 entry command on AUX                                                    |
|                                 | power savings                                     | 2. Main link inputs and outputs are disabled                                       |
|                                 |                                                   | 3. AUX monitor remains active                                                      |
| D3 → Active                     | Exit temporary power down                         | AUX channel receives D3 exit command or HPD_SINK transitions from low to high      |
|                                 |                                                   | 2. Enable main link                                                                |
| D3 → Standby                    | Exit temporary power down                         | HPD_SINK de-asserted to low for longer than t <sub>T(HPD)</sub>                    |
| Active → Standby                | turn off main link (monitor unplugged)            | 1. HPD_SINK de-asserted for longer than $t_{T(HPD)}$                               |
|                                 |                                                   | 2. Main link inputs and outputs are disabled                                       |
| Active/Standby →                | Turn off DP120                                    | LP# pulled low                                                                     |
| Shutdown                        |                                                   | 2. AUX, Main link inputs and outputs are disabled                                  |
|                                 |                                                   | <ol> <li>Most IC circuitry is shut down for ultra low power consumption</li> </ol> |
|                                 |                                                   | 4. HPD_SRC reflects HPD_SINK                                                       |
| Any State → Output Disable Mode | Invalid DPCD write value to register 101h or 103h | OUTx becomes disabled                                                              |

Submit Documentation Feedback



SLLSE08 -OCTOBER 2009 www.ti.com

#### **Table 2. Transition Between Operational Modes (continued)**

| MODE TRANSITION                  | USE CASE                                               | TRANSITION SPECIFICS           |
|----------------------------------|--------------------------------------------------------|--------------------------------|
| Output Disable Mode  → Any State | DPCD register values correct to a valid register entry | Appropriate mode is re-entered |

## ORDERING INFORMATION(1)

| PART NUMBER   | PART MARKING | PACKAGE                 |
|---------------|--------------|-------------------------|
| SN75DP120RHHR | DP120        | 36-pin QFN reel (large) |
| SN75DP120RHHT | DP120        | 36-pin QFN reel (small) |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                           |                                                | VALUE / UNIT                 |
|---------------------------|------------------------------------------------|------------------------------|
| Supply voltage range (2)  | VDD                                            | –0.3 V to 4.0 V              |
| Supply voltage range      | VCC                                            | −0.3 V to 4.0 V              |
|                           | Main Link I/O (INx, OUTx)                      | -0.3 V to VCC + 0.3 V        |
| Voltage range             | Main Link I/O (INx, OUTx) differential voltage | 1.5V                         |
|                           | HPD_SINK and CAD_SINK                          | –0.3 V to 5.5 V              |
|                           | HPD_SRC and CAD_SRC                            | -0.3 V to VCC + 0.3 V        |
|                           | Auxiliary (AUX_IN)                             | –0.3 V to 5.5 V              |
|                           | Control pins                                   | -0.3 V to 4.0 V              |
|                           | Human body model <sup>(3)</sup>                | 11 kV                        |
| Electrostatic discharge   | Charged-device model (4)                       | ±1500 V                      |
|                           | Machine model <sup>(5)</sup>                   | ±200 V                       |
| Continuous power dissipat | ion                                            | See Dissipation Rating Table |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE          | PCB JEDEC STANDARD | T <sub>A</sub> ≤ 25°C | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|------------------|--------------------|-----------------------|---------------------------------------------------------------|---------------------------------------|
| 26 nin OEN (DUU) | Low-K              | 1250 mW               | 12.5 mW/°C                                                    | 500 mW                                |
| 36-pin QFN (RHH) | High-K             | 3095 mW               | 30.95 mW/°C                                                   | 1238 mW                               |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

Product Folder Link(s): SN75DP120

All voltage values, except differential voltages, are with respect to network ground terminal.

Tested in accordance with JEDEC Standard 22, Test Method A114-E Tested in accordance with JEDEC Standard 22, Test Method C101-D

Tested in accordance with JEDEC Standard 22, Test Method A115-A

SLLSE08 - OCTOBER 2009 www.ti.com



#### THERMAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                           | MIN | TYP  | MAX <sup>(1)</sup> | UNIT |
|-------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|--------------------|------|
| $R_{\theta JB}$   | Junction-to-board thermal resistance                   | 4x4 Thermal vias under PowerPAD                                                                                                                                           |     | 4.35 |                    | °C/W |
| $R_{\theta JC}$   | Junction-to-case thermal resistance                    |                                                                                                                                                                           |     | 20.3 |                    | °C/W |
| P <sub>N</sub>    | Device power in Active Mode                            | LP# = VCC, ML: VOD = 1200mVp-p, 2.7Gbps PRBS;<br>AUX: VID = 1000mVp-p, 1Mbps<br>PRBS; VDD= 3.6V, VCC=3.6V Highest power level. All lanes<br>running at largest VOD swing. |     |      | 720                | mW   |
| P <sub>PDWN</sub> | Device Power under D3<br>Power Down Mode or<br>Standby | LP# = VCC, ML: VID = 0mVp-p, AUX: VID = 0mVp-p;<br>VDD= 3.6V, VCC=3.6V                                                                                                    |     |      | 44                 | mW   |
| 6                 | Device power dissipation in                            | LP# = 0V, VDD= 3.6V, VCC=3.6V, HPD_INV = NC, 0V                                                                                                                           |     |      | 40                 | μW   |
| $P_{LP}$          | Shutdown mode                                          | LP# = 0V, VDD= 3.6V, VCC=3.6, HPD_INV=VCC                                                                                                                                 |     |      | 2.5                | mW   |

<sup>(1)</sup> The maximum rating is simulated under VDD, VCC = 3.6V.

#### RECOMMENDED OPERATING CONDITIONS

| T <sub>A</sub> Operating free-air temperature  MAIN LINK DIFFERENTIAL PINS (INX, OUTX)  V <sub>ID</sub> Peak-to-peak input differential voltage 0.2  d <sub>R</sub> Data rate | 3          | 3.3 | 3.6  | V    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------|------|
| T <sub>A</sub> Operating free-air temperature  MAIN LINK DIFFERENTIAL PINS (INX, OUTX)  V <sub>ID</sub> Peak-to-peak input differential voltage 0.2  d <sub>R</sub> Data rate |            | 3.3 |      |      |
| MAIN LINK DIFFERENTIAL PINS (INX, OUTX)  V <sub>ID</sub> Peak-to-peak input differential voltage 0.2  d <sub>R</sub> Data rate                                                |            | 2.0 | 3.6  | V    |
| V <sub>ID</sub> Peak-to-peak input differential voltage     0.2       d <sub>R</sub> Data rate                                                                                | U          |     | 85   | °C   |
| d <sub>R</sub> Data rate                                                                                                                                                      |            |     |      |      |
| K                                                                                                                                                                             | <u>.</u> 0 |     | 1.40 | Vp-p |
|                                                                                                                                                                               |            |     | 2.7  | Gbps |
| R <sub>t</sub> Termination resistance                                                                                                                                         | Ю          | 50  | 60   | Ω    |
| V <sub>CM</sub> Output common mode voltage                                                                                                                                    | 0          |     | 2    | V    |
| AUXILIARY PINS (AUX_IN)                                                                                                                                                       |            |     |      |      |
| V <sub>I</sub> Input voltage                                                                                                                                                  | 0          |     | 5.25 | V    |
| d <sub>R(AUX)</sub> Auxiliary data rate                                                                                                                                       |            |     | 1    | Mbps |
| HPD_SINK AND CAD_SINK                                                                                                                                                         |            |     |      |      |
| V <sub>IH</sub> High-level input voltage 1.                                                                                                                                   | .9         |     | 3.6  | V    |
| V <sub>IL</sub> Low-level input voltage                                                                                                                                       | 0          |     | 0.8  | V    |
| CONTROL PINS (LP#, HPD_INV, CAD_INV)                                                                                                                                          |            |     |      |      |
| V <sub>IH</sub> High-level input voltage 1.                                                                                                                                   | .9         |     | 3.6  | V    |
| V <sub>IL</sub> Low-level input voltage                                                                                                                                       | 0          |     | 0.8  | V    |

#### **DEVICE POWER**

The SN75DP120 main and AUX link is designed to run from a single supply voltage of 3.3V. However since the device has a built in level shifter, another supply voltage (VDD) is needed to set the voltage level of HPD\_SRC and CAD\_SRC pins.

#### **NOTE**

An external capacitor may be required on LP# pin if that pin is tied to the supply through a pullup resistor. The capacitor specifies a proper power on reset for the device. See Applications section for recommended resistor and capacitor values.

Submit Documentation Feedback

www.ti.com SLLSE08 - OCTOBER 2009

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                             | TEST CONDITIONS                                                                                           | MIN | TYP | MAX | UNIT |
|---------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>cc</sub>     | Supply current under active operating mode                            | LP# = VCC, ML: VOD = 1200mVp-p,<br>2.7Gbps PRBS; AUX: VID = 1000mVp-p,<br>1Mbps PRBS; VDD= 3.6V, VCC=3.6V |     | 165 | 200 | mA   |
| I <sub>PDWN</sub>   | Device power under power down mode (D3) or standby main link disabled | LP# = VCC, ML: VID = 0mVp-p,<br>AUX: VID = 0mVp-p; VDD= 3.6V, VCC=3.6V                                    |     | 8   | 12  | mA   |
|                     | Low power current                                                     | LP# = 0V, VDD= 3.6V, VCC=3.6V HPD_INV,<br>CAD_INV = NC, 0V                                                |     | 1   | 10  | μΑ   |
| ILP                 |                                                                       | LP# = 0V, VDD= 3.6V, VCC=3.6V<br>HPD_INV=VCC                                                              |     | 400 | 640 |      |
| I <sub>DD</sub>     | Supply current                                                        | VDD = 3.6V, HPD_INV = VDD                                                                                 |     |     | 4   | mΑ   |
| t <sub>PWDNEX</sub> | D3 Powerdown or standby mode exit time                                | Total time for the device to exit from D3 or standby state to active mode                                 |     | 1.2 | 1.8 | μs   |

#### HOT PLUG AND CABLE ADAPTER DETECT

The SN75DP120 has an integrated  $125K\Omega$  pull down on the HPD\_SINK input pin. The HPD and CAD timing diagrams in this section are for the non-inverting case. The same timing diagrams apply for the inverting case except the output is inverted. The VOH level of CAD\_SRC follows that of VDD irrespective of CAD\_INV setting. However VOH for HPD\_SRC depends on HPD\_INV setting. When HPD\_INV is low or left floating, HPD\_SRC VOH follows that of VDD. When HPD\_INV = H then HPD\_SRC VOH is set to 0.8V - 1.1V irrespective of VDD.

Explanation of HPD power management and interrupt behavior of the SN75DP120 is located in the Application Information section at the end of the datasheet.

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                                       | TEST CONDITIONS                                                                           | MIN        | TYP | MAX | UNIT |
|--------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------|-----|-----|------|
| HPD_IN             | V, CAD_INV = L                                                  |                                                                                           |            |     |     |      |
| V <sub>OH3.3</sub> | High-level output voltage (CAD_SRC and HPD_SRC)                 | VDD = 3.3 V, I <sub>OH</sub> = -100 μA,<br>CAD_SINK, HPD_SINK = H                         | 3          |     |     | V    |
| V <sub>OH2.5</sub> | High-level output voltage (CAD_SRC and HPD_SRC)                 | VDD = 2.5 V, $I_{OH}$ = -100 $\mu$ A, CAD_SINK, HPD_SINK = H                              | 2.25       |     |     | V    |
| V <sub>OH1.8</sub> | High-level output voltage<br>(CAD_SRC and HPD_SRC)              | VDD = 1.8 V, I <sub>OH</sub> = -100 μA,<br>CAD_SINK, HPD_SINK = H                         | 1.62       |     | 1.8 | V    |
| V <sub>OL3.3</sub> | High-level output voltage (CAD_SRC and HPD_SRC)                 | VDD = $3.3 \text{ V}$ , $I_{OL}$ = $100 \mu\text{A}$ , CAD_SINK, HPD_SINK = L             |            |     | 0.1 | V    |
| V <sub>OL2.5</sub> | Low-level output voltage (CAD_SRC and HPD_SRC)                  | VDD = 2.5 V, I <sub>OL</sub> = 100 μA,<br>CAD_SINK, HPD_SINK = L                          |            |     | 0.1 | V    |
| V <sub>OL1.8</sub> | Low-level output voltage (CAD_SRC and HPD_SRC)                  | VDD = 1.8 V, I <sub>OL</sub> = 100 μA,<br>CAD_SINK, HPD_SINK = L                          |            |     | 0.1 | V    |
| HPD_IN             | V = H                                                           |                                                                                           |            |     |     |      |
| V <sub>OH1.1</sub> | High-level output voltage (HPD_SRC)                             | I <sub>OH</sub> = -100 μA,<br>HPD_SINK = L                                                | 0.8        | 0.9 | 1.1 | V    |
| V <sub>OL1.1</sub> | Low-level output voltage<br>(HPD_SRC)                           | I <sub>OH</sub> = 100 μA,<br>HPD_SINK = H                                                 |            |     | 0.1 | V    |
| I <sub>IH</sub>    | High-level input current (HPD_SINK, CAD_SINK, HPD_INV, CAD_INV) | V <sub>IH</sub> = 2.0 V, V <sub>DD</sub> = 3.6 V<br>(Leakage includes pull down resistor) | -5         |     | 35  | μΑ   |
| IL                 | ILow-level input current (HPD_SINK, CAD_SINK, HPD_INV, CAD_INV) | $V_{IL} = 0.8 \text{ V}, V_{DD} = 3.6 \text{ V}$ (Leakage includes pull down resistor)    | <b>–</b> 5 |     | 35  | μΑ   |
| R <sub>HPDIN</sub> | Weak pull down resistor on HPD_SINK                             |                                                                                           | 100        | 125 | 150 | kΩ   |

SLLSE08 - OCTOBER 2009 www.ti.com



## **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER               | TEST CONDITIONS                                       | MIN | TYP | MAX | UNIT |
|----------------------|-------------------------|-------------------------------------------------------|-----|-----|-----|------|
| t <sub>PD(CAD)</sub> | Propagation delay       | VDD = 3.3 V, See Figure 2 and Figure 5                |     | 6.4 | 22  | ns   |
| t <sub>PD(HPD)</sub> | Propagation delay       | VDD = 3.3 V, See Figure 2 and Figure 3, $C_L$ = 20 pF |     | 6.4 | 22  | ns   |
| t <sub>T(HPD)</sub>  | HPD logic shut off time | VDD = 3.3 V, See Figure 4                             | 250 |     | 550 | ms   |



Figure 2. HPD and CAD Test Circuits



Figure 3. HPD Timing Diagram #1 (HPD\_INV = L)

Submit Documentation Feedback



www.ti.com SLLSE08 -OCTOBER 2009



Figure 4. HPD Timing Diagram #2 (HPD INV = L)



Figure 5. CAD Timing Diagram

## **DisplayPort Auxiliary Pins**

The SN75DP120 is designed to monitor the bidirectional auxiliary signals in DP mode and participates in link training. The SN75DP120 adjusts the output swing, output pre-emphasis, and the EQ setting of every main link port. The SN75DP120 AUX monitor configures the output based on the DPCD addresses below.

The AUX channel is monitored for the Display Port D3 standby command. Upon detecting the D3 command, the SN75DP120 will go into a low power standby state with the AUX activity monitor remaining active.

Table 3. DPCD Lookup Table

| ADDRESS | NAME           | DESCRIPTION                                                                                                                                                                                |
|---------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00100h  | LINK_BW_SET    | Main Link Bandwidth Setting                                                                                                                                                                |
|         |                | Bits 7:0 = link bandwidth setting                                                                                                                                                          |
|         |                | 06h = 1.62Gbps per lane (default)                                                                                                                                                          |
|         |                | 0Ah = 2.7Gbps per lane                                                                                                                                                                     |
|         |                | Note: Setting the register value in register 0100h to anything else but 0Ah puts the device into 1.62Gbps mode.                                                                            |
| 00101h  | LANE_COUNT_SET | Determines the number of lanes to be enabled                                                                                                                                               |
|         |                | Bits 4:0 = lane count                                                                                                                                                                      |
|         |                | • 1h = one lane                                                                                                                                                                            |
|         |                | • 2h = two lanes                                                                                                                                                                           |
|         |                | • 4h = four lanes                                                                                                                                                                          |
|         |                | Note: Any other register value in register 0101h bit 4:0 is invalid and disables all OUTx lanes until the register value is changed back to a valid entry. Default all lanes are disabled. |

SLLSE08 -OCTOBER 2009



## **Table 3. DPCD Lookup Table (continued)**

| ADDRESS | NAME               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00103h  | TRAINING_LANE0_SET | Sets the VOD and pre-emphasis levels for lane 0                                                                                                                                                                                                                                                                                                                                                    |
|         |                    | Bits 1:0 = voltage swing                                                                                                                                                                                                                                                                                                                                                                           |
|         |                    | 00 = voltage swing level 0 (default)                                                                                                                                                                                                                                                                                                                                                               |
|         |                    | 01 = voltage swing level 1                                                                                                                                                                                                                                                                                                                                                                         |
|         |                    | • 10 = voltage swing level 2                                                                                                                                                                                                                                                                                                                                                                       |
|         |                    | • 11 = voltage swing level 3                                                                                                                                                                                                                                                                                                                                                                       |
|         |                    | Bits 4:3 = pre-emphasis level                                                                                                                                                                                                                                                                                                                                                                      |
|         |                    | • 00 = pre-emphasis level 0 (default)                                                                                                                                                                                                                                                                                                                                                              |
|         |                    | • 01 = pre-emphasis level 1                                                                                                                                                                                                                                                                                                                                                                        |
|         |                    | • 10 = pre-emphasis level 2                                                                                                                                                                                                                                                                                                                                                                        |
|         |                    | • 11 = pre-emphasis level 3                                                                                                                                                                                                                                                                                                                                                                        |
|         |                    | Note: The following combinations of output swing and pre-emphasis are not allowed for register 103h bits [1:0]/[4:3]: 01/11, 10/10, 10/11, 11/01, 11/10, 11/11; setting the DPCD register to any of these invalid combinations disables all OUTx lanes until the register value is changed back to a valid entry.                                                                                  |
| 00104h  | TRAINING_LANE1_SET | Sets the VOD and pre-emphasis levels for lane 1,<br>Same definition as lane 0                                                                                                                                                                                                                                                                                                                      |
| 00105h  | TRAINING_LANE2_SET | Sets the VOD and pre-emphasis levels for lane 2,<br>Same definition as lane 0                                                                                                                                                                                                                                                                                                                      |
| 00106h  | TRAINING_LANE3_SET | Sets the VOD and pre-emphasis levels for lane 3,<br>Same definition as lane 0                                                                                                                                                                                                                                                                                                                      |
| 00600h  | SET_POWER          | Sets the power mode of the device                                                                                                                                                                                                                                                                                                                                                                  |
|         |                    | Bits 1:0 = Power mode                                                                                                                                                                                                                                                                                                                                                                              |
|         |                    | 01 = Normal mode (default)                                                                                                                                                                                                                                                                                                                                                                         |
|         |                    | • 10 = Power down mode (D3 or Standby Mode)                                                                                                                                                                                                                                                                                                                                                        |
|         |                    | When power down mode is selected, the main link and all analog circuits are shut down to minimize power consumption. The AUX channel is still monitored. Upon detecting a D3 exit command or if CAD_SNK goes high, the device exits the power down mode. The device will also exit D3 if HPD_SNK goes low for longer than t <sub>T(HPD)</sub> , which indicates that the DP sink was disconnected. |
|         |                    | Note: Setting the register to the invalid combination 0600h[1:0]=00 or 11 is ignored by the device and the device remains in normal mode.                                                                                                                                                                                                                                                          |

## **ELECTRICAL CHARACTERISTICS**

over recommended operating (unless otherwise noted)

|                      | PARAMETER                                                  | TEST CONDITIONS | MIN  | TYP | MAX | UNIT |
|----------------------|------------------------------------------------------------|-----------------|------|-----|-----|------|
| V <sub>ID</sub>      | Differential input voltage                                 |                 | 0.25 |     | 1.6 | Vp-p |
| V <sub>ID(HYS)</sub> | Differential input hysteresis                              |                 |      | 50  |     | mV   |
| I <sub>H</sub>       | High-level input current                                   |                 | -1   |     | 1   | μΑ   |
| IL                   | Low-level input current                                    |                 | -1   |     | 1   | μA   |
| T <sub>jit</sub>     | Maximum allowable UI variation within a single transaction |                 |      |     | 0.1 | UI   |

Submit Documentation Feedback



www.ti.com SLLSE08 -OCTOBER 2009



Figure 6. Auxiliary Channel Measurement

## **DisplayPort Main Link Pins**

The SN75DP120 is designed to support DisplayPort's high speed differential main link with four levels of output voltage swing and four levels of pre-emphasis. The main link I/Os of the SN75DP120 are designed to be compliant to the DisplayPort 1.1a specification.

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating (unless otherwise noted)

|                      | PARAMETER                                                                       | TEST CONDITIO                                                                                                                         | NS                                       | MIN  | TYP | MAX   | UNIT  |
|----------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|-----|-------|-------|
| OUTx (Mainl          | ink Outputs)                                                                    |                                                                                                                                       |                                          |      |     |       |       |
| V <sub>ODpp(1)</sub> | Output differential peak-to-peak voltage Level 1                                |                                                                                                                                       |                                          |      | 400 |       | mVp-p |
| V <sub>ODpp(2)</sub> | Output differential peak-to-peak voltage Level 2                                | PRBS7 pattern at 1.67 Gbps and 2.7 G                                                                                                  | PRBS7 pattern at 1.67 Gbps and 2.7 Gbps, |      |     |       | mVp-p |
| V <sub>ODpp(3)</sub> | Output differential peak-to-peak voltage Level 3                                | Measured at TP1 in Figure 8                                                                                                           |                                          | 800  |     | mVp-p |       |
| V <sub>ODpp(4)</sub> | Output differential peak-to-peak voltage Level 4                                |                                                                                                                                       |                                          | 1200 |     | mVp-p |       |
| V <sub>ODpp(5)</sub> | Output differential peak-to-peak voltage TMDS mode                              | CAD_SINK = 3.6V                                                                                                                       |                                          | 600  |     | mVp-p |       |
|                      |                                                                                 | Level 3 (800mVpp),                                                                                                                    | 1.67 Gbps                                | 400  |     |       |       |
| $V_{ODpp(CTS1.1)}$   | Output differential peak-to-peak voltage for DP Compliance v1.1                 | Pattern used is PRBS7, Measured at TP2 in Figure 8, Per Eye Mask Test in CTS1.1                                                       | 2.7 Gbps                                 | 350  |     |       | mVp-p |
| $\Delta V_{ODpp1}$   | Output differential peak-to-peak<br>voltage increase from Level 1 to<br>Level 2 |                                                                                                                                       |                                          | 1.8  | 3.3 | 5.0   | dB    |
| $\Delta V_{ODpp2}$   | Output differential peak-to-peak<br>voltage increase from Level 2 to<br>Level 3 | Measured at TP2, $\Delta V_{\text{ODppn}} = 20^* log(V_{\text{ODpp2(n+1)}} / V_{\text{ODpp2(n)}}),$ Refer to Section 3.2 in DP CTS1.1 |                                          | 1.1  | 2.7 | 4.1   | dB    |
| $\Delta V_{ODpp3}$   | Output differential peak-to-peak<br>voltage increase from Level 3 to<br>Level 4 |                                                                                                                                       |                                          | 1.8  | 3.4 | 5.0   | dB    |

SLLSE08 -OCTOBER 2009 www.ti.com



## **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating (unless otherwise noted)

|                          | PARAMETER                                                 | TEST CONDITIO                                                            | NS                                       | MIN | TYP | MAX | UNIT  |
|--------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------|-----|-----|-----|-------|
| V <sub>PRE(0)</sub>      | Driver output pre-emphasis 0 dB<br>Level                  |                                                                          |                                          |     | 0   | dB  |       |
| V <sub>PRE(1)</sub>      | Driver output pre-emphasis<br>3.5 dB Level                | See Figure 3-3 in DP CTS1.1,<br>PRBS7 pattern at 1.67 Gbps and 2.7       | VOD = VODpp(1),<br>VODpp(2),<br>VODpp(3) |     | 3.5 |     | dB    |
| V <sub>PRE(2)</sub>      | Driver output pre-emphasis<br>6 dB level                  | Gbps,<br>Measured at TP1                                                 | VOD = VODpp(1),<br>VODpp(2)              |     | 6.0 |     | dB    |
| V <sub>PRE(3)</sub>      | Driver output pre-emphasis<br>9.5 dB level                |                                                                          | VOD = VODpp(1)                           |     | 9.5 |     | dB    |
| V <sub>PRE2(0)</sub>     | Driver output pre-emphasis<br>0dB level                   | Measured at TP2                                                          |                                          |     | 0   | dB  |       |
| $\Delta V_{PRE1}$        |                                                           | Measured at TP2.                                                         |                                          | 2.5 |     |     | dB    |
| $\Delta V_{PRE2}$        | Pre-emphasis delta                                        | At each supported pre-emphasis level:                                    |                                          | 1.9 |     |     | dB    |
| $\Delta V_{\text{PRE3}}$ |                                                           | $\Delta$ VPREn = VPRE2(n+1) - VPRE2(n)                                   |                                          | 1.9 |     |     | dB    |
| $V_{PRE\_NPP}$           | Pre-emphasis non-transition<br>peak-to-peak voltage range | All supported pre-emphasis levels,<br>Measured at TP2                    |                                          |     |     | 40  | mV-pp |
| R <sub>OUT2</sub>        | Driver output impedance                                   |                                                                          |                                          | 40  | 50  | 60  | Ω     |
| R <sub>INT</sub>         | Input termination impedance                               |                                                                          |                                          | 40  | 50  | 60  | Ω     |
| V <sub>Iterm</sub>       | Input termination voltage                                 |                                                                          |                                          | 0   |     | 2   | V     |
| V <sub>Oterm</sub>       | Output common mode voltage                                |                                                                          |                                          | 0   |     | 2   | V     |
| V <sub>TXACCM</sub>      | Output AC common mode voltage                             | Measured at 1.62Gbps and 2.7Gbps (A emphasis levels),<br>Measured at TP2 | ll output and pre-                       |     |     | 20  | mVrms |
| I <sub>TXSHORT</sub>     | Output short circuit current limit                        | OUT pins shorted to GND                                                  |                                          |     |     | 50  | mA    |
| I <sub>RXSHORT</sub>     | Input short circuit current limit                         | IN pins shorted to GND                                                   |                                          |     |     | 50  | mA    |

## **SWITCHING CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                       | TEST CONDITIONS                                                                        | MIN                        | TYP | MAX | UNIT |     |
|---------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------|-----|-----|------|-----|
| t <sub>R/F(DP)</sub>      | Differential Output edge rate (20%–80%)         | No pre-emphasis, 800mV differential swing, Measured at TP1, PRBS7                      | 60                         |     | 150 | ps   |     |
| t <sub>PD(ML)</sub>       | Propagation delay time                          | d <sub>R</sub> = 2.7Gbps, No pre-emphasis, 800 mV di swing, See Figure 9               |                            |     | 450 | ps   |     |
| t <sub>SK(1)</sub>        | Output Intra-pair skew                          | d <sub>R</sub> = 2.7Gbps, No pre-emphasis, 800 mV di<br>swing, PRBS7, See Figure 10    |                            |     | 15  | ps   |     |
| t <sub>SK(2)</sub>        | Output Inter-pair skew <sup>(1)</sup>           | d <sub>R</sub> = 2.7Gbps, No pre-emphasis, 800 mV di swing, PRBS7                      |                            |     | 40  | ps   |     |
|                           | Peak-to-peak output residual jitter at          | No pre-emphasis, All levels differential $d_R = 2.7 \text{ Gb}$                        |                            | 10  |     | 10   |     |
| t <sub>DPJIT1(PP)</sub>   | Pkg Pins                                        | voltage swing, PRBS7. Vid = 400 mVpp<br>TTP3-TTP2 in Figure 11                         | d <sub>R</sub> = 1.62 Gbps |     |     | 10   | ps  |
|                           |                                                 | No pre-emphasis, All levels differential                                               | d <sub>R</sub> = 2.7 Gbps  |     |     | 0.08 |     |
| t <sub>DPJIT2(PP)</sub>   | Peak-to-peak output residual jitter             | voltage swing, PRBS7. Vid = 400 mVpp, TTP4-TTP1 in Figure 11                           | d <sub>R</sub> = 1.62 Gbps |     |     | 0.06 | UI  |
| 4                         | Intra-pair skew at the input package            | d <sub>R</sub> = 2.7 Gbps                                                              |                            |     |     | 100  | 200 |
| t <sub>SK(in)</sub>       | pins                                            | d <sub>R</sub> = 1.62 Gbps                                                             |                            |     |     | 300  | ps  |
| T <sub>TMDSJIT1(PP)</sub> | Peak-to-peak output residual jitter at Pkg Pins | d <sub>R</sub> = 2.25 Gbps, CAD_SINK = H , Input Vid<br>No pre-emphasis, See Figure 12 |                            |     | 10  | ps   |     |
| T <sub>TMDSJIT2(PP)</sub> | Peak-to-peak output residual jitter             | d <sub>R</sub> = 2.25 Gbps CAD_SINK = H, Input Vid = No pre-emphasis, See Figure 12    | : 600 mVp-p,               |     |     | 0.1  | UI  |

<sup>(1)</sup>  $t_{SK(2)}$  is the magnitude of the time difference between  $t_{PD(ML)}$  of any two mainlink outputs on a single device.

Submit Documentation Feedback



SLLSE08 -OCTOBER 2009 www.ti.com



Figure 7. Main Link Test Circuit and Definitions



Figure 8. Display Port Compliance Setup



Figure 9. Main Link Delay Measurement





$$t_{sk(1)} = 0.5 * | (t_{OUT+r} - t_{OUT-f}) + (t_{OUT+f} - t_{OUT-r}) |$$

Figure 10. Intra-Pair Skew Measurement



- (1) All jitter measured at BER of 10-e9.
- (2) Residual jitter reflects the total jitter measured at TTP4 minus the jitter at TTP1.
- (3) 5 inches on the output represents 2 inches of trace, plus connector, plus 2 more inches of trace.

Figure 11. Jitter Measurement Setup – DP Mode



www.ti.com SLLSE08 -OCTOBER 2009



- (1) All jitter measured at BER of 10-e9.
- (2) Residual jitter reflects the total jitter measured at TTP4 minus the jitter at TTP1.
- Input trace of 13 inches represents 6 inches trace, connector, and additional 6 inches of trace.
- (4) Output trace of 5 inches represents 2 inches of trace, connector, and 2 inches of trace.
- Input edge rate from Video Pattern Generator is 50ps (20%-80%) with output level 600mVpp.
- CAD\_SINK is H and DP120 output levels are set to 600mVp-p level.

Figure 12. Jitter Measurement Setup - TMDS Mode

## TYPICAL CHARACTERISTICS



Figure 13. Output Jitter vs Input Trace Length

# **TYPICAL CHARACTERISTICS (continued)**



Figure 14. Eye Diagram at TP2 with 22 Inch FR4 Input Trace Output Set at  $800 \text{mV}_{pp}$ , 0dB at RBR (1.62 Gbps), with DP Source Compliance Eyemask



Figure 15. Eye Diagram at TP2 with 22 Inch FR4 Input Trace Output Set at  $800mV_{pp}$ , 0dB at HBR (2.7 Gbps), with DP Source Compliance Eyemask

www.ti.com SLLSE08 - OCTOBER 2009

#### **APPLICATION INFORMATION**

#### **POWER ON RESET**

On power up, the interaction of the LP# pin and power on ramp could result in digital circuits not being set correctly. The device should not be enabled until the power on ramp has settled to 3V or higher to guarantee a correct power on reset of the digital circuitry. If LP# cannot be held low by microcontroller or other circuitry until the power on ramp has settled, then a pullup resistor and external capacitor are required to hold the device in the low power reset state.

To use LP# as a reset pin, the pullup resistor should be connected from VCC to LP# and the capacitor from LP# pin to GND. The RC time constant should be larger than 5 times of the power on ramp time (0 to VCC). The pullup resistor should be less than  $100K\Omega$ . The following table shows example of power on ramp time and R and C values.

| POWER ON RAMP | R      | С      |
|---------------|--------|--------|
| 100 µs        | 6 kΩ   | 0.1 µF |
| 0.5 ms        | 40 kΩ  | 0.1 μF |
| 1 ms          | 100 kΩ | 0.1 μF |
| 5 ms          | 100 kΩ | 0.5 μF |
| 10 ms         | 100 kΩ | 1 μF   |

Table 4. Recommended LP# RC Values

#### HPD POWER MANAGEMENT AND INTERRUPT BEHAVIOR

The power management of the SN75DP120 is controlled by the state of the HPD\_SINK pin as well as the low power (LP#) pin. When HPD\_SINK is LOW for  $t_{T(HPD)}$  the SN75DP120 will enter a standby state. In this state main link outputs will be high impedance and shutdown to conserve power. When HPD\_SINK goes high the device will enter the normal operational state.

The LP# pin puts the SN75DP120 in its lowest power mode, shutdown, when LP# is low. In this state, almost all circuitry is shutdown with inputs and outputs at high impedance. HPD is still active, however, and HPD\_SRC will follow HPD\_SINK.

- 1. HPD and Main Link behavior
  - Case one: In this case HPD\_SINK is initially LOW and the low power pin is also LOW. In this initial state the device is in a low power mode. Once the HPD input goes to a HIGH state the device will remain in the low power mode with both the main link and auxiliary I/O in a high impedance state. Refer Figure 16. However the HPD\_SRC signal is not gated by the LP# pin. HPD\_SRC will follow HPD\_SINK after the propagation delay tpD(HPD).
  - Case two: In this case HPD\_SINK is initially LOW and the low power pin is HIGH. In this initial state the device is in a standby mode. Once the HPD input goes to a HIGH state the device will come out of the standby mode and will enter active mode enabling the main link. The HPD output to the source will follow the logic state of the input HPD. See Figure 17, where HPD INV = L.



Figure 16.



Figure 17.

SLLSE08 - OCTOBER 2009 www.ti.com

# TEXAS INSTRUMENTS

#### 2. HPD Interrupt and Time Out

In this case the HPD\_SINK input is initially HIGH. The HPD\_SRC output logic state will follow the state of the HPD\_SINK input (when HPD\_INV = L). If the HPD\_SINK input pulses LOW, as may be the case if the Sink device is requesting an interrupt, the HPD\_SRC output to the source will also pulse Low for the same duration of time with a slight delay (see Figure 18). The delay of this signal through the SN75DP120 is specified as t<sub>PD(HPD)</sub>. If the duration of the LOW pulse exceeds t<sub>T(HPD)</sub> the device will assume that an unplug event has occurred and enter the low power state (see Figure 19). Once the HPD SINK input goes high again the device will return to the active state as indicated in Figure 17.



Figure 18.



Figure 19.

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| SN75DP120RHHR         | Active | Production    | VQFN (RHH)   36 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | 0 to 85      | DP120        |
| SN75DP120RHHR.B       | Active | Production    | VQFN (RHH)   36 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | 0 to 85      | DP120        |
| SN75DP120RHHT         | Active | Production    | VQFN (RHH)   36 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-3-260C-168 HR        | 0 to 85      | DP120        |
| SN75DP120RHHT.B       | Active | Production    | VQFN (RHH)   36 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-3-260C-168 HR        | 0 to 85      | DP120        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75DP120RHHR | VQFN            | RHH                | 36 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| SN75DP120RHHT | VQFN            | RHH                | 36 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 24-Jul-2025



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75DP120RHHR | VQFN         | RHH             | 36   | 2500 | 353.0       | 353.0      | 32.0        |
| SN75DP120RHHT | VQFN         | RHH             | 36   | 250  | 213.0       | 191.0      | 35.0        |

6 x 6, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025