

# FLATLINK™ TRANSMITTERS

#### **FEATURES**

- 21:3 Data Channel Compression at up to 163
   Million Bytes per Second Throughput
- Suited for SVGA, XGA, or SXGA Data Transmission From Controller to Display With Very Low EMI
- 21 Data Channels Plus Clock-In Low-Voltage TTL and 3 Data Channels Plus Clock-Out Low-Voltage Differential
- Operates From a Single 3.3-V Supply and 250 mW (Typ)
- 5-V Tolerant Data Inputs
- ESD Protection Exceeds 6 kV
- SN75LVDS84 Has Falling-Clock Edge-Triggered Inputs
- Packaged in Thin Shrink Small-Outline
   Package (TSSOP) With 20-Mil Terminal Pitch
- Consumes Less Than 1 mW When Disabled
- Wide Phase-Lock Input Frequency Range:
  - 31 MHz to 68 MHz
- No External Components Required for PLL
- Outputs Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard
- Improved Replacement for the DS90C561



**DGG PACKAGE** 

# NC - Not Connected P0052-02

## **DESCRIPTION**

The SN75LVDS84 FlatLink™ transmitter contains three 7-bit parallel-load serial-out shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These functions allow 21 bits of single-ended low-voltage TTL (LVTTL) data to be synchronously transmitted over three balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 or SN75LVDS86.

When transmitting, data bits D0–D20 are each loaded into registers of the SN75LVDS84 on the falling edge of the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to unload the data registers in 7-bit slices and serially. The three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

## AVAILABLE OPTIONS(1)

| LATCHING CLOCK EDGE |
|---------------------|
| FALLING             |
| SN75LVDS84DGG       |
| SN75LVDS84DGGR      |

(1) The R suffix indicates taped and reeled packaging.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

FlatLink is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



# **DESCRIPTION (CONTINUED)**

The SN75LVDS84 requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only possible user intervention is the use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS output drivers for lower power consumption. A low level on this signal clears all internal registers to a low level.

The SN75LVDS84 is characterized for operation over ambient free-air temperatures of 0°C to 70°C.

#### **FUNCTIONAL BLOCK DIAGRAM**



B0274-01





Figure 1. Load and Shift Timing Sequences

# **SCHEMATICS OF INPUT AND OUTPUT**



S0313-01



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                              | VALUE                         | UNIT |
|------------------|--------------------------------------------------------------|-------------------------------|------|
| $V_{CC}$         | Supply voltage range (2)                                     | -0.5 to 4                     | V    |
| Vo               | Output voltage range (all terminals)                         | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| VI               | Input voltage range (all terminals)                          | -0.5 to 5.5                   |      |
|                  | Continuous total power dissipation                           | See Dissipation Rating Table  |      |
| T <sub>stg</sub> | Storage temperature range                                    | -6 to 150                     | °C   |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260                           | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup> ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------------------|---------------------------------------|
| DGG     | 1316 mW                               | 13.1 mW/°C                                                 | 726 mW                                |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board mounted and with no air flow.

## RECOMMENDED OPERATING CONDITIONS

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                 | 3   | 3.3 | 3.6 | V    |
| $V_{IH}$        | High-level input voltage       | 2   |     |     | V    |
| $V_{IL}$        | Low-level input voltage        |     |     | 0.8 | V    |
| $Z_{L}$         | Differential load impedance    | 90  |     | 132 | Ω    |
| T <sub>A</sub>  | Operating free-air temperature | 0   |     | 70  | °C   |

## **TIMING REQUIREMENTS**

|                 | PARAMETER                                                   | MIN                | TYP MA | UNIT |
|-----------------|-------------------------------------------------------------|--------------------|--------|------|
| t <sub>c</sub>  | Input clock period                                          | 14.7               | 32.    | ns   |
| t <sub>w</sub>  | Pulse duration, high-level input clock                      | 0.4 t <sub>c</sub> | 0.6    | ns   |
| t <sub>t</sub>  | Transition time, input signal                               |                    |        | 5 ns |
| t <sub>su</sub> | Setup time, data, D0–D27 valid before CLKIN↓ (See Figure 2) | 3                  |        | ns   |
| t <sub>h</sub>  | Hold time, data, D0–D27 valid after CLKIN↓ (See Figure 2)   | 1.5                |        | ns   |

Submit Documentation Feedback

<sup>(2)</sup> All voltage values are with respect to the GND terminals.



# **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                                                       | TEST CONDITIONS                                                                                                                      | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT |
|----------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------|------|
| V <sub>IT</sub>      | Input threshold voltagee                                                                        |                                                                                                                                      |       | 1.4                |       | V    |
| V <sub>OD</sub>      | Differential steady-state output voltage magnitude                                              |                                                                                                                                      | 247   |                    | 454   | mV   |
| $\Delta  V_{OD} $    | Change in the steady-state differential output voltage magnitude between opposite binary states | $R_L$ = 100 $\Omega$ , See Figure 3                                                                                                  |       |                    | 50    | mV   |
| V <sub>OC(SS)</sub>  | Steady-state common-mode output voltage                                                         | Con Figure 2                                                                                                                         | 1.125 |                    | 1.375 | V    |
| V <sub>OC(PP)</sub>  | Peak-to-peak common-mode output voltage                                                         | See Figure 3                                                                                                                         |       | 80                 | 150   | mV   |
| I <sub>IH</sub>      | High-level input current                                                                        | V <sub>IH</sub> = V <sub>CC</sub>                                                                                                    |       |                    | 20    | μΑ   |
| I <sub>IL</sub>      | Low-level input current                                                                         | V <sub>IL</sub> = 0                                                                                                                  |       |                    | ±10   | μΑ   |
| 1                    | Short-circuit output current                                                                    | $V_{O(Yn)} = 0$                                                                                                                      |       |                    | ±24   | mA   |
| I <sub>OS</sub>      |                                                                                                 | V <sub>OD</sub> = 0                                                                                                                  |       |                    | ±12   | mA   |
| l <sub>OZ</sub>      | High-impedance output current                                                                   | $V_O = 0$ to $V_{CC}$                                                                                                                |       |                    | ±10   | μΑ   |
|                      |                                                                                                 | Disabled, all inputs at GND                                                                                                          |       |                    | 280   | μΑ   |
| I <sub>CC(AVG)</sub> | Quiescent supply current (average)                                                              | Enabled, $R_L = 100 \Omega$ (4 places),<br>gray-scale pattern (see Figure 4),<br>$V_{CC} = 3.3 \text{ V}$ , $t_c = 15.38 \text{ ns}$ |       | 68                 | 80    | mA   |
|                      |                                                                                                 | Enabled, $R_L = 100 \Omega$ , (4 places), worst-case pattern (see Figure 5), $t_c = 15.38 \text{ ns}$                                |       | 75                 | 100   | mA   |
| C <sub>I</sub>       | Input capacitance                                                                               |                                                                                                                                      |       | 3                  |       | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.



# **SWITCHING CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                                            | TEST CONDITIONS                                                                            | MIN                      | TYP <sup>(1)</sup>                                    | MAX                                | UNIT |
|--------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------|------------------------------------|------|
| t <sub>d0</sub>    | Delay time, CLKOUT↑ to serial bit position 0                         |                                                                                            | -0.2                     | 0                                                     | 0.2                                | ns   |
| t <sub>d1</sub>    | Delay time, CLKOUT↑ to serial bit position 1                         |                                                                                            | $\frac{1}{7}t_{C} - 0.2$ |                                                       | $\frac{1}{7}t_{C} + 0.2$           | ns   |
| t <sub>d2</sub>    | Delay time, CLKOUT↑ to serial bit position 2                         | 45.00 (0.00)                                                                               | $\frac{2}{7}t_{C} - 0.2$ |                                                       | $\frac{2}{7}t_{C} + 0.2$           | ns   |
| t <sub>d3</sub>    | Delay time, CLKOUT↑ to serial bit position 3                         | $t_c$ = 15.38 ns (±0.2%),<br> Input clock jitter  < 50 ps <sup>(2)</sup> ,<br>See Figure 6 | $\frac{3}{7}t_{C}-0.2$   |                                                       | $\frac{3}{7}t_{C} + 0.2$           | ns   |
| t <sub>d4</sub>    | Delay time, CLKOUT↑ to serial bit position 4                         | occ riguic o                                                                               | $\frac{4}{7}t_{C}-0.2$   |                                                       | $\frac{4}{7}t_{C} + 0.2$           | ns   |
| t <sub>d5</sub>    | Delay time, CLKOUT↑ to serial bit position 5                         |                                                                                            | $\frac{5}{7}t_{C} - 0.2$ |                                                       | $\frac{5}{7}$ t <sub>C</sub> + 0.2 | ns   |
| t <sub>d6</sub>    | Delay time, CLKOUT↑ to serial bit position 6                         |                                                                                            | $\frac{6}{7}t_{C}-0.2$   |                                                       | $\frac{6}{7}t_{C} + 0.2$           | ns   |
| t <sub>sk(o)</sub> | Output skew, $t_{\text{N}} - \frac{n}{7}t_{\text{C}}$                |                                                                                            | -0.2                     |                                                       | 0.2                                | ns   |
| t <sub>d7</sub>    | Delay time, CLKIN↓ to CLKOUT↑                                        | $t_c$ = 15.38 ns (±0.2%),<br> Input clock jitter  < 50 ps <sup>(2)</sup> ,<br>see Figure 6 |                          | 4.2                                                   |                                    | ns   |
| $\Delta t_{c(o)}$  | Cycle time, output clock jitter <sup>(3)</sup>                       | $t_{c}$ = 15.38 + 0.75 sin (2 $\pi$ 500E3t) ±0.05 ns, See Figure 7                         |                          | ±70                                                   |                                    | ps   |
|                    |                                                                      | $t_c$ = 15.38 + 0.75 sin (2 $\pi$ 3E3t) ±0.05 ns,<br>See Figure 7                          |                          | ±187                                                  |                                    | ps   |
| t <sub>w</sub>     | Pulse duration, high-level output clock                              |                                                                                            |                          | <del>4</del> <sup>4</sup> <sup>7</sup> <sup>1</sup> c |                                    | ns   |
| t <sub>t</sub>     | Transition time, differential output voltage $(t_r \text{ or } t_f)$ | See Figure 3                                                                               | 260                      | 700                                                   | 1500                               | ps   |
| t <sub>en</sub>    | Enable time, SHTDN↑ to phase lock (Yn valid)                         | See Figure 8                                                                               |                          | 1                                                     |                                    | ms   |
| t <sub>dis</sub>   | Disable time, SHTDN↓ to off state (CLKOUT low)                       | See Figure 9                                                                               |                          | 250                                                   |                                    | ns   |

 <sup>(1)</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.
 (2) [Input clock jitter] is the magnitude of the change in the input clock period.
 (3) Output clock jitter is the change in the output clock period from one cycle to the next cycle observed over 15,000 cycles.



## PARAMETER MEASUREMENT INFORMATION



A. All input timing is defined at 1.4 V on an input signal with a 10%-to-90% rise or fall time of less than 5 ns.

Figure 2. Setup and Hold Time Definition



Note: The lumped instrumentation capacitance for any single-ended voltage measurement is less than or equal to 10 pF. When making measurements at YP or YM, the complementary output is similarly loaded.

### (a) Schematic



Figure 3. Test Load and Voltage Definitions for LVDS Outputs



# PARAMETER MEASUREMENT INFORMATION (continued)



- A. The 16-grayscale test-pattern test device power consumption for a typical display pattern.
- B.  $V_{IH} = 2 V$  and  $V_{IL} = 0.8 V$

Figure 4. 16-Grayscale Test-Pattern Waveforms



- A. The worst-case test pattern produces nearly the maximum switching frequency for all of the LVDS outputs.
- B.  $V_{IH} = 2 V$  and  $V_{IL} = 0.8 V$

Figure 5. Worst-Case Test-Pattern Waveforms



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 6. Timing Definitions



Figure 7. Clock Jitter Test Setup



# TYPICAL CHARACTERISTICS



Figure 8. Enable Time Waveforms



Figure 9. Disable Time Waveforms



Figure 10.



Figure 11.



#### **APPLICATION INFORMATION**



- A. The five  $100-\Omega$  terminating resistors are recommended to be 0603 types.
- B. NA not applicable, these unused inputs should be left open.

Figure 12. Color Host to LCD Panel Application





- A. The four  $100-\Omega$  terminating resistors are recommended to be 0603 types.
- B. NA not applicable, these unused inputs should be left open.

Figure 13. 18-Bit Color Host to 24-Bit LCD Display Panel Application (See the FlatLink Designer's Guide (SLLA012) for more application information.)

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                 |              |              |
| SN75LVDS84DGG         | Active | Production    | TSSOP (DGG)   48 | 40   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | SN75LVDS84   |
| SN75LVDS84DGG.B       | Active | Production    | TSSOP (DGG)   48 | 40   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | SN75LVDS84   |
| SN75LVDS84DGGG4       | Active | Production    | TSSOP (DGG)   48 | 40   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | SN75LVDS84   |
| SN75LVDS84DGGR        | Active | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | SN75LVDS84   |
| SN75LVDS84DGGR.B      | Active | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | SN75LVDS84   |
| SN75LVDS84DGGRG4      | Active | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | SN75LVDS84   |
| SN75LVDS84DGGRG4.B    | Active | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | SN75LVDS84   |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75LVDS84DGGR   | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| SN75LVDS84DGGRG4 | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |

www.ti.com 15-Jul-2025



## \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75LVDS84DGGR   | TSSOP        | DGG             | 48   | 2000 | 350.0       | 350.0      | 43.0        |
| SN75LVDS84DGGRG4 | TSSOP        | DGG             | 48   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

# **TUBE**



#### \*All dimensions are nominal

| 7 111 01111011010110 0110 11011111101 |              |              |      |     |        |        |        |        |
|---------------------------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| Device                                | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
| SN75LVDS84DGG                         | DGG          | TSSOP        | 48   | 40  | 530    | 11.89  | 3600   | 4.9    |
| SN75LVDS84DGG.B                       | DGG          | TSSOP        | 48   | 40  | 530    | 11.89  | 3600   | 4.9    |
| SN75LVDS84DGGG4                       | DGG          | TSSOP        | 48   | 40  | 530    | 11.89  | 3600   | 4.9    |



SMALL OUTLINE PACKAGE



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# DGG (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025