

# DIGITAL AUDIO PROCESSOR WITH ANALOG INTERFACE

Check for Samples: TAS3308

### **FEATURES**

- Digital Audio Processor
  - Fully Programmable With the Graphical,
     Drag-and-Drop PurePath Studio™ Software
     Development Environment
  - 135-MHz Operation 48-Bit Data Path With 76-Bit Accumulator
  - Hardware Single-Cycle Multiplier (28 × 48)
  - Five Simultaneous Operations Per Clock Cycle
  - Usable 1k Data RAM Words (48 Bit), Usable 1k Coefficient RAM (28 Bit)
  - Usable 2.8k Program RAM
  - 360 ms at 48 kHz, 17k Words 24-Bit Delay Memory
  - Slave Mode F<sub>s</sub> is 32.44.1 and 48 kHz With Auto Sample Rate Detection
  - Master Mode F<sub>s</sub> is 48 kHz
- Analog Audio Input/Output
  - 10:1 Stereo Analog Input MUX
  - Stereo Analog Pass-Through Channel
  - Stereo, Single-Ended ADC (100 dB DNR Typical)
  - Six Differential PWM Outputs (105 dB DNR Typical)
  - PurePath<sup>™</sup> Digital Technology Minimizes
     Pop/Click
  - Fourth Order Chaotic Noise Shaper With Non-Linear Correction

- Digital Audio Input/Output
  - Three Synchronous Serial Audio Inputs (Six Channels)
  - Two Synchronous Serial Audio Outputs (Four Channels)
  - Input and Output Data Formats: 16-, 20-, or 24-Bit Data Left, Right, and I<sup>2</sup>S
  - S/PDIF Transmitter
- System Control Processor
  - Embedded 8051 WARP Microprocessor
  - Programmable Using Standard 8051 C Compilers
  - Four Programmable GPIO pins
- General Features
  - Two I<sup>2</sup>C Ports for Slave or Master Download
  - Single 3.3-V Power Supply
  - Integrated Regulators

### **APPLICATIONS**

- · Flat-Screen Televisions
- MP3 Player/Music Phone Docks
- Speaker Bars
- Mini/Micro-Component Systems
- Automotive Head Units
- Musical Instruments







### **DESCRIPTION**

The TAS3308 is a highly-integrated audio system-on-chip (SOC) consisting of a fully-programmable 48-bit digital audio processor, 10:1 stereo analog input MUX, stereo ADC, six PWM output channels, and other analog functionality. The TAS3308 is programmable with the graphical PurePath Studio™ and suite of DSP code development software. PurePath Studio™ is a highly intuitive, drag-and-drop development environment that minimizes software development effort while allowing the end user to utilize the power and flexibility of the TAS3308's digital audio processing core.

TAS3308 processing capability includes speaker equalization and cross over, volume/bass/treble control, signal mixing/MUXing/splitting, delay compensation, dynamic range compression, and many other basic audio functions. Audio functions such as matrix decoding, stereo widening, surround sound virtualization and psychoacoustic bass boost are also available with either third-party or TI royalty-free algorithms.

The TAS3308 contains a custom-designed, fully-programmable 135-MHz, 48-bit digital audio processor. A 76-bit accumulator ensures that the high precision necessary for quality digital audio is maintained during arithmetic operations.

A stereo 100-dB DNR ADC and six 105-dB DNR PWM output channels ensure that high quality audio is maintained through the whole signal chain. The PWM outputs utilize TI's PurePath Digital PWM technology and seamlessly interface with TI's extensive line of PWM input class D audio amplifiers.

## **Ordering Information**

| T <sub>A</sub> | PAC        | CKAGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |
|----------------|------------|----------------------|-----------------------|------------------|--|--|
| 0°C to 70°C    | TOED DZT   | Tray                 | TAS3308PZT            | TAS3308PZT       |  |  |
| 0 C 10 70 C    | TQFP – PZT | Tape and reel        | TAS3308PZTR           | TAS3306PZT       |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

Submit Documentation Feedback



The TAS3308 comprises nine functional blocks:

- Analog input/MUX/stereo ADC
- Three stereo PWM output for speaker/headphone/stereo
- Line driver outputs
- · Clock, digital PLL, analog PLL, serial data interface, and auto-detect system
- Serial control interface/device control
- · Audio DSP digital audio processing
- 8051 device controller
- Power supply
- · Internal references





#### APPLICATION INFORMATION



Figure 1. Peripheral Connections



## **ABSOLUTE MAXIMUM RATINGS(1)**

over operating free-air temperature range (unless otherwise noted)

|                  |                           |                                             | MIN  | MAX                       | UNIT |  |  |
|------------------|---------------------------|---------------------------------------------|------|---------------------------|------|--|--|
| DVDD             |                           |                                             | -0.5 | 3.8                       |      |  |  |
| AVDD             | Supply voltage range      |                                             | -0.5 | 3.8                       | V    |  |  |
| DVDD_PWM         |                           |                                             | -0.5 | 3.8                       |      |  |  |
|                  |                           | 3.3 V TTL                                   | -0.5 | VDDS + 0.5                |      |  |  |
| VI               | Input valtage renge       | 3.3 V LVCMOS                                | -0.5 | VDDS + 0.5                | V    |  |  |
|                  | Input voltage range       | 3.3 V analog                                | -0.5 | AVDDS + 0.5               | V    |  |  |
|                  |                           | 1.8 V LVCMOS                                | -0.5 | AVDD <sup>(2)</sup> + 0.5 |      |  |  |
| Vo               |                           | 3.3 V TTL                                   | -0.5 | VDDS + 0.5                |      |  |  |
|                  |                           | 3.3 V LVCMOS                                | -0.5 | VDDS + 0.5                |      |  |  |
|                  | Output voltage range      | 3.3 V analog                                | -0.5 | AVDDS + 0.5               | V    |  |  |
|                  |                           | 40.7/17/04/00                               |      | DVDD <sup>(3)</sup> + 0.5 |      |  |  |
|                  |                           | 1.8 V LVCMOS                                | -0.5 | AVDD <sup>(4)</sup> + 0.5 |      |  |  |
| I <sub>IK</sub>  | Input clamp current       | V <sub>I</sub> < 0 or V <sub>I</sub> > DVDD |      | ±20                       | mA   |  |  |
| I <sub>OK</sub>  | Output clamp current      | V <sub>O</sub> < 0 or V <sub>O</sub> > DVDD |      | ±20                       | mA   |  |  |
| T <sub>stg</sub> | Storage temperature range |                                             | -65  | 150                       | °C   |  |  |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operation conditions is not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability.
- (2) AVDD is an internal 1.8-V supply derived from a regulator in the TAS3308 chip. Pin XTAL\_IN is the only TAS3308 input that is referenced to this 1.8-V logic supply. The absolute maximum rating listed is for reference; only a crystal should be connected to XTAL\_IN.
- (3) DVDD is an internal 1.8-V supply derived from regulators in the TAS3308 chip. DVDD is routed to DVDD\_BYPASS\_CAP to provide access to external filter capacitors, but should not be used to source power to external devices.
- (4) Pin XTAL\_OUT is the only TAS3308 output that is derived from the internal 1.8-V logic supply AVDD. The absolute maximum rating listed is for reference; only a crystal should be connected to XTAL\_OUT. AVDD is also routed to AVDD\_BYPASS\_CAP to provide access to external filter capacitors, but should not be used to source power to external devices.

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                         | MEASUREMENTS                    | MIN                  | NOM  | MAX                  | UNIT |
|-----------------|-----------------------------------|---------------------------------|----------------------|------|----------------------|------|
| DVDD            | Digital supply voltage            |                                 | 3                    | 3.3  | 3.6                  | V    |
| AVDD            | Analog supply voltage             | 3.3 V analog                    | 3                    | 3.3  | 3.6                  | V    |
| DVDD_PWM        | PWM supply voltage                | 3.3 V PWM                       | 3                    | 3.3  | 3.6                  | V    |
|                 |                                   | 3.3 V TTL                       | 2                    |      |                      |      |
| V <sub>IH</sub> | High-level input voltage          | 3.3 V LVCMOS (I <sup>2</sup> C) | $0.7 \times V_{DDS}$ |      |                      | V    |
|                 |                                   | 1.8 V LVCMOS (XTAL_IN)          | 1.26                 | 1.26 |                      | 1    |
|                 |                                   | 3.3 V TTL                       |                      |      | 0.8                  |      |
| V <sub>IL</sub> | Low-level input voltage           | 3.3 V LVCMOS (I <sup>2</sup> C) | 0                    |      | $0.3 \times V_{DDS}$ | V    |
|                 |                                   | 1.8 V LVCMOS (XTAL_IN)          |                      |      | 0.54                 |      |
| т               | Operating ambient air temperature | Specifying parametrics          | 0                    | 25   | 70                   | °C   |
| T <sub>A</sub>  | Operating ambient air temperature | Specifying functions            | -20 25               |      |                      |      |
| $T_{J}$         | Junction temperature              |                                 | 0                    |      | 96                   | °C   |

Product Folder Link(s): TAS3308



### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                  | MEASUREMENT                     | TEST CONDITIONS                                                         | MIN                    | MAX                                     | UNITS |
|---------------------|----------------------------|---------------------------------|-------------------------------------------------------------------------|------------------------|-----------------------------------------|-------|
|                     |                            | 3.3 V TTL                       | $I_{OH} = -4 \text{ mA}$                                                | 2.4                    |                                         |       |
| V <sub>OH</sub>     | High-level output voltage  | 3.3 V LVCMOS (I <sup>2</sup> C) | $I_{OH} = -0.10 \text{ mA}$                                             | V <sub>DDS</sub> - 0.2 | ±20<br>±1<br>±1<br>±1<br>±1<br>±1<br>±1 | V     |
|                     | riigiriever oatput voitage | 1.8 V LVCMOS<br>(XTAL_OUT)      | I <sub>OH</sub> = -0.6 mA                                               | 1.197                  |                                         | v     |
|                     |                            | 3.3 V TTL                       | I <sub>OL</sub> = 4 mA                                                  |                        | 0.5                                     |       |
| $V_{OL}$            | Low-level output voltage   | 3.3 V LVCMOS (I <sup>2</sup> C) | I <sub>OL</sub> = 0.10 mA                                               |                        | 0.2                                     | V     |
| VOL                 | Low level output voltage   | 1.8 V LVCMOS<br>(XTAL_OUT)      | I <sub>OL</sub> = 1.8 mA                                                |                        | 0.585                                   | v     |
|                     | High-impedance output      | 3.3 V TTL                       |                                                                         |                        | ±20                                     |       |
| l <sub>OZ</sub>     | current                    | 3.3 V LVCMOS (I <sup>2</sup> C) | Driver only, driver disable                                             |                        | ±20                                     | μΑ    |
|                     |                            | 3.3 V TTL                       | $V_I = V_{IL}$                                                          |                        | ±1                                      |       |
| I <sub>IL</sub> (1) | Low-level input current    | 3.3 V LVCMOS (I <sup>2</sup> C) | V <sub>I</sub> = V <sub>IL</sub> , Receiver only                        |                        | ±1                                      | μA    |
| 'IL                 | Low-level input current    | 1.8 V LVCMOS<br>(XTAL_IN)       | $V_I = V_{IL}$                                                          |                        | ±1                                      | μπ    |
| (0)                 |                            | 1.8 V LVCMOS<br>(XTAL_IN)       | $V_{I} = V_{IH}$                                                        |                        | ±1                                      |       |
| I <sub>IH</sub> (2) | High-level input current   | 3.3 V LVCMOS (I <sup>2</sup> C) | V <sub>I</sub> = V <sub>IH</sub> , Receiver only                        |                        | ±1                                      | μΑ    |
|                     |                            | 3.3 V TTL                       | $V_I = V_{IH}$                                                          |                        | ±1                                      |       |
| I <sub>DVDD</sub>   | Digital supply current     |                                 | DSP clock = 135 MHz<br>LRCLKIN/LRCLKOUT = 48 KHz,<br>XTALI = 24.576 MHz |                        | 160                                     | mA    |
| I <sub>AVDD</sub>   | Analog supply current      |                                 | DSP clock = 135 MHz<br>LRCLKIN/LRCLKOUT = 48 KHz,<br>XTALI = 24.576 MHz |                        | 40                                      | mA    |
| $I_{DVDD}$          | Digital supply current     |                                 | RESET = LOW                                                             |                        | 100                                     | mA    |
| I <sub>AVDD</sub>   | Analog supply current      |                                 | RESET = LOW                                                             |                        | 10                                      | mA    |

<sup>(1)</sup> Value given is for those input pins that connect to an internal pullup resistor as well as an input buffer. For inputs that have a pulldown resistor or no resistor, I<sub>IL</sub> is ±1 μA.

Submit Documentation Feedback

Value given is for those input pins that connect to an internal pulldown resistor as well as an input buffer. For inputs that have a pullup resistor or no resistor, I<sub>IH</sub> is ±1 μA.

www.ti.com 19-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TAS3308PZT            | Obsolete | Production    | TQFP (PZT)   100 | -                     | -               | Call TI                       | Call TI                    | 0 to 70      | TAS3308PZT       |
| TAS3308PZTR           | Active   | Production    | TQFP (PZT)   100 | 1000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | 0 to 70      | TAS3308PZT       |
| TAS3308PZTR.A         | Active   | Production    | TQFP (PZT)   100 | 1000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | 0 to 70      | TAS3308PZT       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Nov-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TAS3308PZTR | TQFP            | PZT                | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 1.5        | 20.0       | 24.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Nov-2025



## \*All dimensions are nominal

| Ì | Device      | Package Type | Package Drawing | Pins | ins SPQ Length (mm) Width |       | Width (mm) | Height (mm) |
|---|-------------|--------------|-----------------|------|---------------------------|-------|------------|-------------|
| ı | TAS3308PZTR | TQFP         | PZT             | 100  | 1000                      | 350.0 | 350.0      | 43.0        |

# PZT (S-PQFP-G100)

# PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025