

## **DIFFERENTIAL VIDEO AMPLIFIER**

#### **FEATURES**

- Adjustable Gain to 400 (Typ)
- No Frequency Compensation Required
- Low Noise . . . 3-mV V<sub>n</sub> (Typ)

#### DESCRIPTION

This device is a monolithic two-stage video amplifier with differential inputs and differential outputs. It features internal series-shunt feedback that provides wide bandwidth, low phase distortion, and excellent gain stability. Emitter-follower outputs enable the device to drive capacitive loads. All stages are current-source biased to obtain high common-mode and supply-voltage rejection ratios.

The differential gain is typically 400 when the gain adjust pins are connected together, or amplification may be adjusted for near 0 to 400 by the use of a single external resistor connected between the gain adjustment pins A and B. No external frequency-compensating components are required for any gain option.

The device is particularly useful in magnetic-tape or disk-file systems using phase or NRZ encoding and in high-speed thin-film or plated-wire memories. Other applications include general-purpose video and pulse amplifiers.

The device achieves low equivalent noise voltage through special processing and a new circuit layout incorporating input transistors with low base resistance.

The TL592B is characterized for operation from 0°C to 70°C.





NC - No internal connection

Note: D8 and D14 are the codes to differentiate the 8-pin and 14-pin versions, respectively.

#### SYMBOL





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





NOTE: Pin numbers shown are for D, P, and PS packages.

## **ABSOLUTE MAXIMUM RATINGS**(1)(2)

over operating free-air temperature range (unless otherwise noted)

| V <sub>CC+</sub>  | Positive supply voltage                                      | 8 V                                  |
|-------------------|--------------------------------------------------------------|--------------------------------------|
| V <sub>CC</sub> - | Negative supply voltage                                      | -8 V                                 |
| $V_{DI}$          | Differential input voltage                                   | ±5 V                                 |
| VI                | Voltage range, any input                                     | V <sub>CC+</sub> to V <sub>CC-</sub> |
| Io                | Output current                                               | 10 mA                                |
| P <sub>D</sub>    | Continuous total power dissipation                           | See Dissipation Rating Table         |
| T <sub>A</sub>    | Operating free-air temperature range                         | 0°C to 70°C                          |
| T <sub>stg</sub>  | Storage temperature range                                    | −65°C to 150°C                       |
| T <sub>lead</sub> | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                                |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **DISSIPATION RATINGS**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR | DERATE ABOVE T <sub>A</sub> | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|-----------------|-----------------------------|---------------------------------------|
| D8      | 530 mW                                | 5.8 mW/°C       | 59                          | 464 mW                                |
| D14     | 530 mW                                | N/A             | N/A                         | 530 mW                                |
| N       | 530 mW                                | N/A             | N/A                         | 530 mW                                |
| Р       | 530 mW                                | N/A             | N/A                         | 530 mW                                |
| PS      | 530 mW                                | N/A             | N/A                         | 530 mW                                |

Submit Documentation Feedback

<sup>(2)</sup> All voltage values except differential input voltages are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>



### **RECOMMENDED OPERATING CONDITIONS**

|                   |                                | MIN | NOM | MAX | UNIT |
|-------------------|--------------------------------|-----|-----|-----|------|
| V <sub>CC+</sub>  | Positive supply voltage        | 3   | 6   | 8   | V    |
| V <sub>CC</sub> - | Negative supply voltage        | -3  | -6  | 8–  | V    |
| T <sub>A</sub>    | Operating free-air temperature | 0   |     | 70  | °C   |

### **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature,  $V_{CC\pm}$  = ±6 V,  $R_L$  = 2 k $\Omega$  (unless otherwise noted)

| PARAMETER              |                                                    | TEST TEST CO |                                               |                              | T <sub>A</sub> | MIN       | TYP  | MAX  | UNIT |
|------------------------|----------------------------------------------------|--------------|-----------------------------------------------|------------------------------|----------------|-----------|------|------|------|
|                        | 1                                                  |              |                                               | D 0                          | 25°C           | 300       | 400  | 500  |      |
| $A_{VD}$               | Large-signal differential voltage amplification    | 1            | $V_{OPP} = 3 V$ ,<br>$R_1 = 2 k\Omega$        | $R_{AB} = 0$                 | 0°C to 70°C    | 250       |      | 600  | V/V  |
|                        | voltage amplification                              |              | T   - 2   K22                                 | $R_{AB} = 1 k\Omega$         | 25°C           |           | 13   |      | Ì    |
| BW                     | Bandwidth ( -3 dB)                                 | 2            | V <sub>OPP</sub> = 1 V, R <sub>AE</sub>       | <sub>3</sub> = 0             | 25°C           |           | 50   |      | MHz  |
|                        | Lamest affact accommod                             |              |                                               |                              | 25°C           |           | 0.4  | 5    | ^    |
| I <sub>IO</sub>        | Input offset current                               |              |                                               |                              | 0°C to 70°C    |           |      | 6    | μΑ   |
|                        | Land bio a summed                                  |              |                                               |                              | 25°C           |           | 9    | 30   | ^    |
| I <sub>IB</sub>        | Input bias current                                 |              |                                               |                              | 0°C to 70°C    |           |      | 40   | μΑ   |
|                        | Common-mode input                                  | 0            |                                               |                              | 25°C           | ±1        |      |      |      |
| $V_{ICR}$              | voltage range                                      | 3            |                                               |                              | 0°C to 70°C    | ±1        |      |      | V    |
| V <sub>OC</sub>        | Common-mode output voltage                         | 1            | R <sub>L</sub> = ∞                            |                              | 25°C           | 2.4       | 2.9  | 3.4  | V    |
| .,                     |                                                    |              | .,                                            |                              | 25°C           |           | 0.35 | 0.75 | .,   |
| $V_{OO}$               | Output offset voltage                              | 1            | $V_{ID} = 0, R_{AB} = \infty, R_{L} = \infty$ |                              | 0°C to 70°C    |           |      | 1.5  | V    |
| .,                     | V <sub>OPP</sub> Peak-to-peak output voltage swing |              | $R_L = 2 k\Omega$ , $R_{AB} = 0$              |                              | 25°C           | 3         | 4    |      | .,   |
| V <sub>OPP</sub>       |                                                    | 1            |                                               |                              | 0°C to 70°C    | 2.8       |      |      | V    |
|                        | Land and later and                                 |              | V <sub>OD</sub> = 1 V, R <sub>AB</sub> = 0    |                              | 25°C           |           | 4    |      | 1.0  |
| r <sub>i</sub>         | Input resistance                                   |              |                                               |                              | 0°C to 70°C    |           | 3.6  |      | kΩ   |
| r <sub>o</sub>         | Output resistance                                  |              |                                               |                              | 0°C to 70°C    |           |      | 30   | Ω    |
| C <sub>i</sub>         | Input capacitance                                  |              |                                               |                              | 0°C to 70°C    |           | 5    |      | pF   |
|                        |                                                    |              | V <sub>IC</sub> = ±1 V,                       | f = 100 kHz                  | 0500           | 60        | 86   |      | Ē    |
| CMDD                   | Common-mode rejection                              | 2            |                                               | f = 5 MHz                    | 25°C           |           | 60   |      |      |
| CMRR                   | ratio                                              | 3            | $R_{AB} = 0$                                  | f = 100 kHz                  | 000 to 7000    | 50        |      |      | dB   |
|                        |                                                    |              |                                               | f = 5 MHz                    | 0°C to 70°C    |           | 60   |      | İ    |
| 1-                     | Supply voltage rejection                           | 4            | $\Delta V_{CC+} = \pm 0.5 \text{ V}$          | $\Delta V_{CC-} = \pm 0.5 V$ | 25°C           | 50        | 70   |      | 10   |
| k <sub>SVR</sub>       | ratio $(\Delta V_{CC}/\Delta V_{IO})$              | 4            | $R_{AB} = 0$                                  |                              | 0°C to 70°C    | 50        |      |      | dB   |
| V <sub>n</sub>         | Broadband equivalent input noise voltage           | 4            | BW = 1 kHz to 10 MHz                          |                              | 25°C           |           | 3    |      | μV   |
| t <sub>pd</sub>        | Propagation delay time                             | 2            | $\Delta V_{O} = 1 V$                          |                              | 25°C           |           | 7.5  |      | ns   |
| t <sub>r</sub>         | Rise time                                          | 2            | $\Delta V_{O} = 1 V$                          |                              | 25°C           |           | 10.5 |      | ns   |
| I <sub>sink(max)</sub> | Maximum output sink current                        |              | V <sub>ID</sub> = 1 V, V <sub>O</sub> =       | 3 V                          |                | 3         | 4    |      | mA   |
|                        | Cumply ourse at                                    |              | No load, No signal                            |                              | 25°C           |           | 18   | 24   | A    |
| Icc                    | Supply current                                     |              |                                               |                              | 0°C to 70°C    | C to 70°C |      | 27   | mA   |

<sup>(1)</sup> R<sub>AB</sub> is the gain-adjustment resistor connected between gain-adjust pins A and B. If not specified for a particular parameter, its value is irrelevant to that parameter.

Product Folder Link(s): TL592B



### PARAMETER MEASUREMENT INFORMATION



Figure 1.



Figure 2.



Figure 3.



Figure 4.

Submit Documentation Feedback



### **TYPICAL CHARACTERISTICS**

### LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION



# LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION





Submit Documentation Feedback

www.ti.com

11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |              |              |
| TL592B-8D             | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TL592B       |
| TL592B-8D.A           | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TL592B       |
| TL592B-8DR            | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TL592B       |
| TL592B-8DR.A          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TL592B       |
| TL592BP               | Active | Production    | PDIP (P)   8   | 50   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | 0 to 70      | TL592BP      |
| TL592BP.A             | Active | Production    | PDIP (P)   8   | 50   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | 0 to 70      | TL592BP      |
| TL592BPSR             | Active | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T592B        |
| TL592BPSR.A           | Active | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | T592B        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





|    | •                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL592B-8DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL592BPSR  | so              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL592B-8DR | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TL592BPSR  | so           | PS              | 8    | 2000 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TL592B-8D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL592B-8D.A | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL592BP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TL592BP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PS (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025