

## TLV9051/TLV9052/TLV9054 5MHz 15V/μs 高压摆率 RRIO 运算放大器

## 1 特性

- 高压摆率 : 15V/μs
- 低静态电流 : 330μA
- 轨至轨输入和输出
- 低输入失调电压 : ±0.33mV
- 单位增益带宽 : 5MHz
- 低宽带噪声 : 15nV/√Hz
- 低输入偏置电流 : 2pA
- 单位增益稳定
- 内置 RFI 和 EMI 滤波器
- 适用于低成本应用的可扩展 CMOS 运算放大器系列
- 可在电源电压低至 1.8V 的情况下运行
- 工作温度范围 : -40°C 至 125°C

## 2 应用

- HVAC : 暖通空调
- 光电二极管放大器
- 用于实现直流电机控制的电流分流监控
- 白色家电 ( 冰箱、洗衣机等 )
- 传感器信号调节
- 有源滤波器
- 低侧电流检测

## 3 说明

TLV9051、TLV9052 和 TLV9054 器件分别为单通道、双通道和四通道的运算放大器。这些器件可在 1.8V 至 6.0V 的低电压下运行。输入和输出可以在非常高的压摆率下轨到轨运行。这些器件非常适合需要低工作电压、高压摆率和低静态电流的成本受限应用。TLV905x 系列的容性负载驱动器具有 150pF 的电容，而电阻式开环输出阻抗使其能够在更高的容性负载下更轻松地实现稳定。



TLV905xS 器件具有关断模式，允许放大器切换至典型电流消耗低于 1μA 的待机模式。

TLV905x 系列易于使用，因为它具有稳定的单位增益，集成了 RFI 和 EMI 滤波器，且不会在过驱动情况下出现相位反转。

## 器件信息

| 器件型号 <sup>(1)</sup> | 通道数     | 封装 <sup>(2)</sup>                    | 封装尺寸 <sup>(4)</sup> |
|---------------------|---------|--------------------------------------|---------------------|
| TLV9051             | 单通道     | DBV ( SOT-23 , 5 )                   | 2.9mm × 2.8mm       |
|                     |         | DCK ( SC70 , 5 )                     | 2mm × 2.1mm         |
|                     |         | DRL ( SOT553 , 5 )<br><sup>(3)</sup> | 1.6mm × 1.6mm       |
|                     |         | DPW ( X2SON , 5 )                    | 0.8mm × 0.8mm       |
| TLV9051S            | 单通道, 关断 | DBV ( SOT-23 , 6 )                   | 2.9mm × 2.8mm       |
| TLV9052             | 双通道     | D ( SOIC , 8 )                       | 4.9mm × 6mm         |
|                     |         | PW ( TSSOP , 8 )                     | 3mm × 6.4mm         |
|                     |         | DGK ( VSSOP , 8 )                    | 3mm × 4.9mm         |
|                     |         | DDF ( SOT-23 , 8 )                   | 2.9mm × 2.8mm       |
|                     |         | DSG ( WSON , 8 )                     | 2mm × 2mm           |
| TLV9052S            | 双通道, 关断 | DGS ( VSSOP , 10 )                   | 3mm × 4.9mm         |
|                     |         | RUG ( X2QFN , 10 )                   | 1.5mm × 2mm         |
| TLV9054             | 四通道     | D ( SOIC , 14 )                      | 8.65mm × 6mm        |
|                     |         | PW ( TSSOP , 14 )                    | 5mm × 6.4mm         |
|                     |         | RUC ( WQFN , 14 )                    | 2mm × 2mm           |
|                     |         | RTE ( WQFN , 16 )                    | 3mm × 3mm           |
| TLV9054S            | 四通道, 关断 | RTE ( WQFN , 16 )                    | 3mm × 3mm           |

(1) 请参阅 [器件比较](#)

(2) 有关更多信息，请参阅 [节 11](#)

(3) 封装仅为预发布状态。

(4) 封装尺寸 ( 长 × 宽 ) 为标称值，并包括引脚 ( 如适用 )。



压摆率与负载电容间的关系



本资源的原文使用英文撰写。为方便起见，TI 提供了译文；由于翻译过程中可能使用了自动化工具，TI 不保证译文的准确性。为确认准确性，请务必访问 [ti.com](http://ti.com) 参考最新的英文版本 ( 控制文档 )。

## Table of Contents

|                                                                                                           |           |                                                                      |           |
|-----------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------|-----------|
| <b>1 特性</b>                                                                                               | <b>1</b>  | 7.3 Feature Description.....                                         | <b>21</b> |
| <b>2 应用</b>                                                                                               | <b>1</b>  | 7.4 Device Functional Modes.....                                     | <b>24</b> |
| <b>3 说明</b>                                                                                               | <b>1</b>  | <b>8 Application and Implementation</b> .....                        | <b>25</b> |
| <b>4 Device Comparison Table</b>                                                                          | <b>2</b>  | 8.1 Application Information.....                                     | <b>25</b> |
| <b>5 Pin Configuration and Functions</b>                                                                  | <b>3</b>  | 8.2 Typical Low-Side Current Sense Application.....                  | <b>25</b> |
| <b>6 Specifications</b>                                                                                   | <b>9</b>  | 8.3 Power Supply Recommendations.....                                | <b>27</b> |
| 6.1 Absolute Maximum Ratings.....                                                                         | <b>9</b>  | 8.4 Layout.....                                                      | <b>27</b> |
| 6.2 ESD Ratings.....                                                                                      | <b>9</b>  | <b>9 Device and Documentation Support</b> .....                      | <b>29</b> |
| 6.3 Recommended Operating Conditions.....                                                                 | <b>9</b>  | 9.1 Documentation Support.....                                       | <b>29</b> |
| 6.4 Thermal Information for Single Channel.....                                                           | <b>9</b>  | 9.2 Receiving Notification of Documentation Updates.....             | <b>29</b> |
| 6.5 Thermal Information for Dual Channel.....                                                             | <b>10</b> | 9.3 支持资源.....                                                        | <b>29</b> |
| 6.6 Thermal Information for Quad Channel.....                                                             | <b>10</b> | 9.4 Trademarks.....                                                  | <b>29</b> |
| 6.7 Electrical Characteristics: $V_S$ (Total Supply<br>Voltage) = $(V_+)$ - $(V_-)$ = 1.8 V to 5.5 V..... | <b>11</b> | 9.5 静电放电警告.....                                                      | <b>29</b> |
| 6.8 Typical Characteristics.....                                                                          | <b>13</b> | 9.6 术语表.....                                                         | <b>29</b> |
| <b>7 Detailed Description</b> .....                                                                       | <b>20</b> | <b>10 Revision History</b> .....                                     | <b>29</b> |
| 7.1 Overview.....                                                                                         | <b>20</b> | <b>11 Mechanical, Packaging, and Orderable<br/>Information</b> ..... | <b>30</b> |
| 7.2 Functional Block Diagram.....                                                                         | <b>20</b> |                                                                      |           |

## 4 Device Comparison Table

| DEVICE   | NO. OF<br>CH. | PACKAGE LEADS |               |                                    |              |           |             |              |             |               |              |              |              |             |
|----------|---------------|---------------|---------------|------------------------------------|--------------|-----------|-------------|--------------|-------------|---------------|--------------|--------------|--------------|-------------|
|          |               | SC70<br>DCK   | SOT-23<br>DBV | SOT-553<br>( <sup>1</sup> )<br>DRL | X2SON<br>DPW | SOIC<br>D | WSON<br>DSG | VSSOP<br>DGK | TSSOP<br>PW | SOT-23<br>DDF | VSSOP<br>DGS | X2QFN<br>RUG | X2QFN<br>RUC | WQFN<br>RTE |
| TLV9051  | 1             | 5             | 5             | 5                                  | 5            | —         | —           | —            | —           | —             | —            | —            | —            | —           |
| TLV9051S |               | —             | 6             | —                                  | —            | —         | —           | —            | —           | —             | —            | —            | —            | —           |
| TLV9052  | 2             | —             | —             | —                                  | —            | 8         | 8           | 8            | 8           | —             | —            | —            | —            | —           |
| TLV9052S |               | —             | —             | —                                  | —            | —         | —           | —            | —           | —             | 10           | 10           | —            | —           |
| TLV9054  | 4             | —             | —             | —                                  | —            | 14        | —           | —            | 14          | —             | —            | —            | 14           | 16          |
| TLV9054S |               | —             | —             | —                                  | —            | —         | —           | —            | —           | —             | —            | —            | —            | 16          |

(1) Package is for preview only.

## 5 Pin Configuration and Functions



图 5-1. TLV9051 DBV, DRL Packages 5-Pin SOT-23, 图 5-2. TLV9051 DCK Package 5-Pin SC70 Top View  
SOT-553 Top View



图 5-3. TLV9051 DPW Package 5-Pin X2SON Top View

表 5-1. Pin Functions: TLV9051

| NAME | PIN                |       |       | I/O | DESCRIPTION                                                   |
|------|--------------------|-------|-------|-----|---------------------------------------------------------------|
|      | SOT-23,<br>SOT-553 | SC-70 | X2SON |     |                                                               |
| IN - | 4                  | 3     | 2     | I   | Inverting input                                               |
| IN+  | 3                  | 1     | 4     | I   | Noninverting input                                            |
| OUT  | 1                  | 4     | 1     | O   | Output                                                        |
| V -  | 2                  | 2     | 3     | —   | Negative (low) supply or ground (for single-supply operation) |
| V +  | 5                  | 5     | 5     | —   | Positive (high) supply                                        |



图 5-4. TLV9051S DBV Package 6-Pin SOT-23 Top View

表 5-2. Pin Functions: TLV9051S

| PIN  |     | I/O | DESCRIPTION                                                                                        |
|------|-----|-----|----------------------------------------------------------------------------------------------------|
| NAME | NO. |     |                                                                                                    |
| -IN  | 4   | I   | Inverting input                                                                                    |
| +IN  | 3   | I   | Noninverting input                                                                                 |
| OUT  | 1   | O   | Output                                                                                             |
| SHDN | 5   | I   | Shutdown: low = amp disabled, high = amp enabled. See <a href="#">#7.3.9</a> for more information. |
| V-   | 2   | —   | Negative (lowest) supply or ground (for single-supply operation).                                  |
| V+   | 6   | —   | Positive (highest) supply                                                                          |



**图 5-5. TLV9052 D, DGK, PW, DDF Packages 8-Pin SOIC, VSSOP, TSSOP, SOT-23 Top View**



Connect exposed thermal pad to V-. See [#7.3.6](#) for more information.

**图 5-6. TLV9052 DSG Package 8-Pin WSON With Exposed Thermal Pad Top View**

**表 5-3. Pin Functions: TLV9052**

| PIN   |     | I/O | DESCRIPTION                                                   |
|-------|-----|-----|---------------------------------------------------------------|
| NAME  | NO. |     |                                                               |
| IN1 - | 2   | I   | Inverting input, channel 1                                    |
| IN1+  | 3   | I   | Noninverting input, channel 1                                 |
| IN2 - | 6   | I   | Inverting input, channel 2                                    |
| IN2+  | 5   | I   | Noninverting input, channel 2                                 |
| OUT1  | 1   | O   | Output, channel 1                                             |
| OUT2  | 7   | O   | Output, channel 2                                             |
| V -   | 4   | —   | Negative (low) supply or ground (for single-supply operation) |
| V +   | 8   | —   | Positive (high) supply                                        |



图 5-7. TLV9052S DGS Package 10-Pin VSSOP Top View



图 5-8. TLV9052S RUG Package 10-Pin X2QFN Top View

表 5-4. Pin Functions: TLV9052S

| PIN   |       |       | I/O | DESCRIPTION                                                                                                   |
|-------|-------|-------|-----|---------------------------------------------------------------------------------------------------------------|
| NAME  | VSSOP | X2QFN |     |                                                                                                               |
| IN1 - | 2     | 9     | I   | Inverting input, channel 1                                                                                    |
| IN1+  | 3     | 10    | I   | Noninverting input, channel 1                                                                                 |
| IN2 - | 8     | 5     | I   | Inverting input, channel 2                                                                                    |
| IN2+  | 7     | 4     | I   | Noninverting input, channel 2                                                                                 |
| OUT1  | 1     | 8     | O   | Output, channel 1                                                                                             |
| OUT2  | 9     | 6     | O   | Output, channel 2                                                                                             |
| SHDN1 | 5     | 2     | I   | Shutdown: low = amp disabled, high = amp enabled, channel 1. See <a href="#">#7.3.9</a> for more information. |
| SHDN2 | 6     | 3     | I   | Shutdown: low = amp disabled, high = amp enabled, channel 2. See <a href="#">#7.3.9</a> for more information. |
| V -   | 4     | 1     | —   | Negative (low) supply or ground (for single-supply operation)                                                 |
| V+    | 10    | 7     | —   | Positive (high) supply                                                                                        |



图 5-9. TLV9054 D, PW Packages 14-Pin SOIC,  
TSSOP Top View



图 5-10. TLV9054 RUC Package 14-Pin X2QFN Top  
View



Connect exposed thermal pad to V-. See [图 7.3.6](#) for more information.

图 5-11. TLV9054 RTE Package 16-Pin WQFN With Exposed Thermal Pad Top View

表 5-5. Pin Functions: TLV9054

| NAME  | PIN            |      |       | I/O | DESCRIPTION                                                   |
|-------|----------------|------|-------|-----|---------------------------------------------------------------|
|       | SOIC,<br>TSSOP | WQFN | X2QFN |     |                                                               |
| IN1 - | 2              | 16   | 1     | I   | Inverting input, channel 1                                    |
| IN1+  | 3              | 1    | 2     | I   | Noninverting input, channel 1                                 |
| IN2 - | 6              | 4    | 5     | I   | Inverting input, channel 2                                    |
| IN2+  | 5              | 3    | 4     | I   | Noninverting input, channel 2                                 |
| IN3 - | 9              | 9    | 8     | I   | Inverting input, channel 3                                    |
| IN3+  | 10             | 10   | 9     | I   | Noninverting input, channel 3                                 |
| IN4 - | 13             | 13   | 12    | I   | Inverting input, channel 4                                    |
| IN4+  | 12             | 12   | 11    | I   | Noninverting input, channel 4                                 |
| NC    | —              | 6, 7 | —     | —   | No internal connection                                        |
| OUT1  | 1              | 15   | 14    | O   | Output, channel 1                                             |
| OUT2  | 7              | 5    | 6     | O   | Output, channel 2                                             |
| OUT3  | 8              | 8    | 7     | O   | Output, channel 3                                             |
| OUT4  | 14             | 14   | 13    | O   | Output, channel 4                                             |
| V -   | 11             | 11   | 10    | —   | Negative (low) supply or ground (for single-supply operation) |
| V +   | 4              | 2    | 3     | —   | Positive (high) supply                                        |



Connect exposed thermal pad to V - . See [#7.3.6](#) for more information.

**图 5-12. TLV9054S RTE Package 16-Pin WQFN With Exposed Thermal Pad Top View**

**表 5-6. Pin Functions: TLV9054S**

| PIN    |     | I/O | DESCRIPTION                                                                                                         |
|--------|-----|-----|---------------------------------------------------------------------------------------------------------------------|
| NAME   | NO. |     |                                                                                                                     |
| IN1+   | 1   | I   | Noninverting input, channel 1                                                                                       |
| IN1 -  | 16  | I   | Inverting input, channel 1                                                                                          |
| IN2+   | 3   | I   | Noninverting input, channel 2                                                                                       |
| IN2 -  | 4   | I   | Inverting input, channel 2                                                                                          |
| IN3+   | 10  | I   | Noninverting input, channel 3                                                                                       |
| IN3 -  | 9   | I   | Inverting input, channel 3                                                                                          |
| IN4+   | 12  | I   | Noninverting input, channel 4                                                                                       |
| IN4 -  | 13  | I   | Inverting input, channel 4                                                                                          |
| SHDN12 | 6   | I   | Shutdown: low = amp disabled, high = amp enabled, channel 1 and 2. See <a href="#">#7.3.9</a> for more information. |
| SHDN34 | 7   | I   | Shutdown: low = amp disabled, high = amp enabled, channel 3 and 4. See <a href="#">#7.3.9</a> for more information. |
| OUT1   | 15  | O   | Output, channel 1                                                                                                   |
| OUT2   | 5   | O   | Output, channel 2                                                                                                   |
| OUT3   | 8   | O   | Output, channel 3                                                                                                   |
| OUT4   | 14  | O   | Output, channel 4                                                                                                   |
| V -    | 11  | —   | Negative (low) supply or ground (for single-supply operation)                                                       |
| V +    | 2   | —   | Positive (high) supply                                                                                              |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                                     |                           |              | MIN                                         | MAX                     | UNIT |  |
|-------------------------------------|---------------------------|--------------|---------------------------------------------|-------------------------|------|--|
| Supply voltage                      |                           |              | 7                                           |                         | V    |  |
| Signal input pins                   | Voltage <sup>(2)</sup>    | Common-mode  | (V <sub>-</sub> ) - 0.5                     | (V <sub>+</sub> ) + 0.5 | V    |  |
|                                     |                           | Differential | (V <sub>+</sub> ) - (V <sub>-</sub> ) + 0.2 |                         |      |  |
|                                     | Current <sup>(2)</sup>    |              | - 10                                        | 10                      | mA   |  |
| Output short-circuit <sup>(3)</sup> |                           |              | Continuous                                  |                         | mA   |  |
| Temperature                         | Specified, T <sub>A</sub> |              | - 40                                        | 125                     | °C   |  |
|                                     | Junction, T <sub>J</sub>  |              | 150                                         |                         |      |  |
|                                     | Storage, T <sub>stg</sub> |              | - 65                                        | 150                     |      |  |

- (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Input pins are diode-clamped to the power-supply rails. Current limit input signals that can swing more than 0.5 V beyond the supply rails to 10 mA or less.
- (3) Short-circuit to ground, one amplifier per package.

### 6.2 ESD Ratings

|                              |                         |                                                                                | VALUE | UNIT |
|------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| <b>TLV9051 X2SON PACKAGE</b> |                         |                                                                                |       |      |
| V <sub>(ESD)</sub>           | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 | V    |
|                              |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 |      |
| <b>ALL OTHER PACKAGES</b>    |                         |                                                                                |       |      |
| V <sub>(ESD)</sub>           | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 | V    |
|                              |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                                                                                       |  |  | MIN                     | MAX                     | UNIT |
|---------------------------------------------------------------------------------------|--|--|-------------------------|-------------------------|------|
| V <sub>S</sub> Supply voltage, V <sub>S</sub> = (V <sub>+</sub> ) - (V <sub>-</sub> ) |  |  | 1.8                     | 6.0                     | V    |
| V <sub>IN</sub> Input pin voltage                                                     |  |  | (V <sub>-</sub> ) - 0.1 | (V <sub>+</sub> ) + 0.1 | V    |
| Specified temperature                                                                 |  |  | - 40                    | 125                     | °C   |

### 6.4 Thermal Information for Single Channel

| THERMAL METRIC <sup>(1)</sup> |                                          | TLV9051, TLV9051S |        |              |        |            | UNIT |
|-------------------------------|------------------------------------------|-------------------|--------|--------------|--------|------------|------|
|                               |                                          | DPW (X2SON)       |        | DBV (SOT-23) |        | DCK (SC70) |      |
|                               |                                          | 5 PINS            | 5 PINS | 6 PINS       | 5 PINS | 5 PINS     |      |
| R <sub>θ JA</sub>             | Junction-to-ambient thermal resistance   | 470.0             | 228.1  | 210.8        | 231.2  | TBD        | °C/W |
| R <sub>θ JC(top)</sub>        | Junction-to-case(top) thermal resistance | 211.9             | 152.1  | 152.1        | 144.4  | TBD        | °C/W |
| R <sub>θ JB</sub>             | Junction-to-board thermal resistance     | 334.8             | 97.7   | 92.3         | 78.6   | TBD        | °C/W |

## 6.4 Thermal Information for Single Channel (续)

| THERMAL METRIC <sup>(1)</sup> | TLV9051, TLV9051S                            |       |              |        |                                | UNIT |      |
|-------------------------------|----------------------------------------------|-------|--------------|--------|--------------------------------|------|------|
|                               | DPW (X2SON)                                  |       | DBV (SOT-23) |        | DCK (SC70)                     |      |      |
|                               | 5 PINS                                       |       | 5 PINS       | 6 PINS | DRL (SOT553)<br><sup>(2)</sup> |      |      |
| $\psi_{JT}$                   | Junction-to-top characterization parameter   | 29.8  | 74.1         | 76.2   | 51.3                           | TBD  | °C/W |
| $\psi_{JB}$                   | Junction-to-board characterization parameter | 333.2 | 97.3         | 92.1   | 78.3                           | TBD  | °C/W |
| $R_{\theta_{JC(bot)}}$        | Junction-to-case(bottom) thermal resistance  | N/A   | N/A          | N/A    | N/A                            | TBD  | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.

(2) This package option is for preview only.

## 6.5 Thermal Information for Dual Channel

| THERMAL METRIC <sup>(1)</sup> | TLV9052, TLV9052S                            |             |            |            |              |             |             | UNIT  |      |
|-------------------------------|----------------------------------------------|-------------|------------|------------|--------------|-------------|-------------|-------|------|
|                               | D (SOIC)                                     | DGK (VSSOP) | DSG (WSON) | PW (TSSOP) | DDF (SOT-23) | DGS (VSSOP) | RUG (X2QFN) |       |      |
|                               | 8 PINS                                       | 8 PINS      | 8 PINS     | 8 PINS     | 8 PINS       | 10 PINS     | 10 PINS     |       |      |
| $R_{\theta_{JA}}$             | Junction-to-ambient thermal resistance       | 155.4       | 208.8      | 102.3      | 205.1        | 184.4       | 170.4       | 197.2 | °C/W |
| $R_{\theta_{JC(top)}}$        | Junction-to-case(top) thermal resistance     | 95.5        | 93.3       | 120.0      | 93.7         | 112.8       | 84.9        | 93.3  | °C/W |
| $R_{\theta_{JB}}$             | Junction-to-board thermal resistance         | 98.9        | 130.7      | 68.2       | 135.7        | 99.9        | 113.5       | 123.8 | °C/W |
| $\psi_{JT}$                   | Junction-to-top characterization parameter   | 41.9        | 26.1       | 15.1       | 25.0         | 18.7        | 16.4        | 3.7   | °C/W |
| $\psi_{JB}$                   | Junction-to-board characterization parameter | 98.1        | 128.9      | 68.2       | 134.0        | 99.3        | 112.3       | 120.2 | °C/W |
| $R_{\theta_{JC(bot)}}$        | Junction-to-case(bottom) thermal resistance  | N/A         | N/A        | 43.6       | N/A          | N/A         | N/A         | N/A   | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.

## 6.6 Thermal Information for Quad Channel

| THERMAL METRIC <sup>(1)</sup> | TLV9054, TLV9054S                            |            |            |         |              | UNIT  |      |
|-------------------------------|----------------------------------------------|------------|------------|---------|--------------|-------|------|
|                               | D (SOIC)                                     | PW (TSSOP) | RTE (WQFN) |         | RUC (X2SQFN) |       |      |
|                               | 14 PINS                                      | 14 PINS    | 14 PINS    | 16 PINS | 14 PINS      |       |      |
| $R_{\theta_{JA}}$             | Junction-to-ambient thermal resistance       | 115.0      | 147.2      | 65.5    | 65.6         | 209.4 | °C/W |
| $R_{\theta_{JC(top)}}$        | Junction-to-case(top) thermal resistance     | 71.1       | 67.2       | 70.6    | 70.6         | 68.8  | °C/W |
| $R_{\theta_{JB}}$             | Junction-to-board thermal resistance         | 71.0       | 91.6       | 40.5    | 40.5         | 153.3 | °C/W |
| $\psi_{JT}$                   | Junction-to-top characterization parameter   | 29.7       | 16.6       | 5.8     | 5.8          | 3.0   | °C/W |
| $\psi_{JB}$                   | Junction-to-board characterization parameter | 70.6       | 90.7       | 40.5    | 40.5         | 152.8 | °C/W |
| $R_{\theta_{JC(bot)}}$        | Junction-to-case(bottom) thermal resistance  | N/A        | N/A        | 24.5    | 24.5         | N/A   | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.

## 6.7 Electrical Characteristics: $V_S$ (Total Supply Voltage) = $(V_+ - V_-)$ = 1.8 V to 5.5 V

at  $T_A = 25^\circ\text{C}$ ,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted);

| PARAMETER                  | TEST CONDITIONS                                  |                                                                                                                                       | MIN           | TYP           | MAX             | UNIT                         |
|----------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|-----------------|------------------------------|
| <b>OFFSET VOLTAGE</b>      |                                                  |                                                                                                                                       |               |               |                 |                              |
| $V_{OS}$                   | Input offset voltage                             | $V_S = 5 \text{ V}$                                                                                                                   |               | $\pm 0.33$    | $\pm 1.6$       | mV                           |
|                            |                                                  | $V_S = 5 \text{ V}, T_A = -40^\circ\text{C} \text{ to } +125^\circ\text{C}$                                                           |               |               | $\pm 2$         |                              |
| $dV_{OS}/dT$               | Drift                                            | $V_S = 5 \text{ V}, T_A = -40^\circ\text{C} \text{ to } +125^\circ\text{C}$                                                           |               | $\pm 0.5$     |                 | $\mu\text{V}/^\circ\text{C}$ |
| PSRR                       | Power-supply rejection ratio                     | $V_S = 1.8 \text{ V} \text{ to } 5.5 \text{ V}, V_{CM} = (V_-)$                                                                       |               | $\pm 13$      | $\pm 80$        | $\mu\text{V}/\text{V}$       |
|                            | Channel separation, dc                           | At dc                                                                                                                                 |               | 115           |                 | dB                           |
| <b>INPUT VOLTAGE RANGE</b> |                                                  |                                                                                                                                       |               |               |                 |                              |
| $V_{CM}$                   | Common-mode voltage                              | $V_S = 1.8 \text{ V} \text{ to } 5.5 \text{ V}$                                                                                       | $(V_-) - 0.1$ | $(V_+) + 0.1$ |                 | V                            |
| CMRR                       | Common-mode rejection ratio                      | $V_S = 5.5 \text{ V}, (V_-) - 0.1 \text{ V} < V_{CM} < (V_+) - 1.4 \text{ V}, T_A = -40^\circ\text{C} \text{ to } +125^\circ\text{C}$ | 80            | 96            |                 | dB                           |
|                            |                                                  | $V_S = 5.5 \text{ V}, V_{CM} = -0.1 \text{ V} \text{ to } 5.6 \text{ V}, T_A = -40^\circ\text{C} \text{ to } +125^\circ\text{C}$      | 62            | 79            |                 |                              |
|                            |                                                  | $V_S = 1.8 \text{ V}, (V_-) - 0.1 \text{ V} < V_{CM} < (V_+) - 1.4 \text{ V}, T_A = -40^\circ\text{C} \text{ to } +125^\circ\text{C}$ |               | 88            |                 |                              |
|                            |                                                  | $V_S = 1.8 \text{ V}, V_{CM} = -0.1 \text{ V} \text{ to } 1.9 \text{ V}, T_A = -40^\circ\text{C} \text{ to } +125^\circ\text{C}$      |               | 72            |                 |                              |
| <b>INPUT BIAS CURRENT</b>  |                                                  |                                                                                                                                       |               |               |                 |                              |
| $I_B$                      | Input bias current                               |                                                                                                                                       |               | $\pm 2$       | $\pm 18^{(2)}$  | pA                           |
|                            |                                                  | $T_A = -40^\circ\text{C} \text{ to } +125^\circ\text{C}$                                                                              |               |               | $\pm 525^{(2)}$ | pA                           |
| $I_{OS}$                   | Input offset current                             |                                                                                                                                       |               | $\pm 1$       | $\pm 15^{(2)}$  | pA                           |
|                            |                                                  | $T_A = -40^\circ\text{C} \text{ to } +125^\circ\text{C}$                                                                              |               |               | $\pm 440^{(2)}$ | pA                           |
| <b>NOISE</b>               |                                                  |                                                                                                                                       |               |               |                 |                              |
| $E_n$                      | Input voltage noise (peak-to-peak)               | $V_S = 5 \text{ V}, f = 0.1 \text{ Hz} \text{ to } 10 \text{ Hz}$                                                                     |               | 6             |                 | $\mu\text{V}_{\text{PP}}$    |
| $e_n$                      | Input voltage noise density                      | $V_S = 5 \text{ V}, f = 10 \text{ kHz}$                                                                                               |               | 15            |                 | $\text{nV}/\sqrt{\text{Hz}}$ |
|                            |                                                  | $V_S = 5 \text{ V}, f = 1 \text{ kHz}$                                                                                                |               | 20            |                 | $\text{nV}/\sqrt{\text{Hz}}$ |
| $i_n$                      | Input current noise density                      | $f = 1 \text{ kHz}$                                                                                                                   |               | 18            |                 | $\text{fA}/\sqrt{\text{Hz}}$ |
| <b>INPUT CAPACITANCE</b>   |                                                  |                                                                                                                                       |               |               |                 |                              |
| $C_{ID}$                   | Differential                                     |                                                                                                                                       |               | 2             |                 | pF                           |
| $C_{IC}$                   | Common-mode                                      |                                                                                                                                       |               | 4             |                 | pF                           |
| <b>OPEN-LOOP GAIN</b>      |                                                  |                                                                                                                                       |               |               |                 |                              |
| A <sub>OL</sub>            | Open-loop voltage gain                           | $V_S = 1.8 \text{ V}, (V_-) + 0.04 \text{ V} < V_O < (V_+) - 0.04 \text{ V}, R_L = 10 \text{ k}\Omega$                                |               | 106           |                 | dB                           |
|                            |                                                  | $V_S = 5.5 \text{ V}, (V_-) + 0.05 \text{ V} < V_O < (V_+) - 0.05 \text{ V}, R_L = 10 \text{ k}\Omega$                                | 104           | 128           |                 |                              |
|                            |                                                  | $V_S = 1.8 \text{ V}, (V_-) + 0.06 \text{ V} < V_O < (V_+) - 0.06 \text{ V}, R_L = 2 \text{ k}\Omega$                                 |               | 108           |                 |                              |
|                            |                                                  | $V_S = 5.5 \text{ V}, (V_-) + 0.15 \text{ V} < V_O < (V_+) - 0.15 \text{ V}, R_L = 2 \text{ k}\Omega$                                 |               | 130           |                 |                              |
| <b>FREQUENCY RESPONSE</b>  |                                                  |                                                                                                                                       |               |               |                 |                              |
| GBP                        | Gain bandwidth product                           | $V_S = 5.5 \text{ V}, G = +1$                                                                                                         |               | 5             |                 | MHz                          |
| $\phi_m$                   | Phase margin                                     | $V_S = 5.5 \text{ V}, G = +1$                                                                                                         |               | 60            |                 | Degrees                      |
| SR                         | Slew rate                                        | $V_S = 5.5 \text{ V}, G = +1, C_L = 130 \text{ pF}$                                                                                   |               | 15            |                 | $\text{V}/\mu\text{s}$       |
| $t_s$                      | Settling time                                    | To 0.1%, $V_S = 5.5 \text{ V}$ , 2-V step, $G = +1, C_L = 100 \text{ pF}$                                                             |               | 0.75          |                 | $\mu\text{s}$                |
|                            |                                                  | To 0.01%, $V_S = 5.5 \text{ V}$ , 2-V step, $G = +1, C_L = 100 \text{ pF}$                                                            |               | 1             |                 |                              |
| $t_{OR}$                   | Overload recovery time                           | $V_S = 5.5 \text{ V}, V_{IN} \times \text{gain} > V_S$                                                                                |               | 0.3           |                 | $\mu\text{s}$                |
| THD + N                    | Total harmonic distortion + noise <sup>(1)</sup> | $V_S = 5.5 \text{ V}, V_{CM} = 2.5 \text{ V}, V_O = 1 \text{ V}_{\text{RMS}}, G = +1, f = 1 \text{ kHz}$                              |               | 0.0006%       |                 |                              |
| <b>OUTPUT</b>              |                                                  |                                                                                                                                       |               |               |                 |                              |

## 6.7 Electrical Characteristics: $V_S$ (Total Supply Voltage) = $(V_+ - V_-) = 1.8 \text{ V to } 5.5 \text{ V}$ (续)

at  $T_A = 25^\circ\text{C}$ ,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted);

| PARAMETER           | TEST CONDITIONS                                              | MIN                                                                                       | TYP | MAX              | UNIT                                 |
|---------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|------------------|--------------------------------------|
| $V_O$               | $V_S = 5.5 \text{ V}, R_L = 10 \text{ k}\Omega$ ,            |                                                                                           |     | 16               | mV                                   |
|                     | $V_S = 5.5 \text{ V}, R_L = 2 \text{ k}\Omega$ ,             |                                                                                           |     | 40               |                                      |
| $I_{SC}$            | Short-circuit current                                        | $V_S = 5 \text{ V}$                                                                       |     | $\pm 50$         | mA                                   |
| $Z_O$               | Open-loop output impedance                                   | $V_S = 5 \text{ V}, f = 5 \text{ MHz}$                                                    |     | 250              | $\Omega$                             |
| <b>POWER SUPPLY</b> |                                                              |                                                                                           |     |                  |                                      |
| $I_Q$               | Quiescent current per amplifier                              | $V_S = 5.5 \text{ V}, I_O = 0 \text{ mA}$ ,                                               |     | 330              | $\mu\text{A}$                        |
|                     |                                                              | $V_S = 5.5 \text{ V}, I_O = 0 \text{ mA}, T_A = -40^\circ\text{C to } +125^\circ\text{C}$ |     | 475              |                                      |
| <b>SHUTDOWN</b>     |                                                              |                                                                                           |     |                  |                                      |
| $I_{QSD}$           | Quiescent current per amplifier                              | $V_S = 1.8 \text{ to } 5.5 \text{ V}$ , all amplifiers disabled, $SHDN = V_-$             |     | 0.35             | 1 $\mu\text{A}$                      |
| $Z_{SHDN}$          | Output impedance                                             | $V_S = 1.8 \text{ to } 5.5 \text{ V}$ , amplifier disabled                                |     | $10 \parallel 2$ | $\text{G}\Omega \parallel \text{pF}$ |
|                     | High-level voltage shutdown threshold (amplifier enabled)    | $V_S = 1.8 \text{ to } 5.5 \text{ V}$                                                     |     | $(V_-) + 0.9$    | $(V_-) + 1.1$ V                      |
|                     | Low-level voltage shutdown threshold (amplifier disabled)    | $V_S = 1.8 \text{ to } 5.5 \text{ V}$                                                     |     | $(V_-) + 0.2$    | $(V_-) + 0.7$ V                      |
| $t_{ON}$            | Amplifier enabled time (full shutdown) <sup>(3) (4)</sup>    |                                                                                           |     | 35               | $\mu\text{s}$                        |
| $t_{ON}$            | Amplifier enabled time (partial shutdown) <sup>(3) (4)</sup> |                                                                                           |     | 10               | $\mu\text{s}$                        |
| $t_{OFF}$           | Amplifier disabled time <sup>(3)</sup>                       |                                                                                           |     | 6                | $\mu\text{s}$                        |
|                     | SHDN pin input bias current (per pin)                        | $V_S = 1.8 \text{ V to } 5.5 \text{ V}, V_+ \geq (V_-) - 0.8 \text{ V}$                   |     | 6.5              | nA                                   |
|                     | SHDN pin input bias current (per pin)                        | $V_S = 1.8 \text{ V to } 5.5 \text{ V}, V_+ \leq (V_-) + 0.8 \text{ V}$                   |     | 155              | nA                                   |

- (1) Third-order filter; bandwidth = 80 kHz at  $-3 \text{ dB}$ .
- (2) Specified by design and characterization; not production tested.
- (3) Disable time ( $t_{OFF}$ ) and enable time ( $t_{ON}$ ) are defined as the time interval between the 50% point of the signal applied to the SHDN pin and the point at which the output voltage reaches the 10% (disable) or 90% (enable) level.
- (4) Full shutdown refers to the dual TLV9052S having both channels 1 and 2 disabled ( $SHDN1 = SHDN2 = V_-$ ) and the quad TLV9054S having all channels 1 to 4 disabled ( $SHDN12 = SHDN34 = V_-$ ). For partial shutdown, only one SHDN pin is exercised; in this mode, the internal biasing circuitry remains operational and the enable time is shorter.

## 6.8 Typical Characteristics

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 5.5\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



图 6-1. Offset Voltage Production Distribution



图 6-2. Offset Voltage Drift Distribution



图 6-3. Offset Voltage vs Temperature



图 6-4. Offset Voltage vs Common-Mode Voltage



图 6-5. Offset Voltage vs Power Supply



图 6-6. Input Bias Current vs Temperature

## 6.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 5.5\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



图 6-7. Input Bias Current and Offset Current vs Common-Mode Voltage



图 6-8. 0.1-Hz to 10-Hz Input Voltage Noise

D008



图 6-9. Input Voltage Noise Spectral Density vs Frequency



图 6-10. CMRR and PSRR vs Frequency (Referred to Input)

D018



图 6-11. CMRR vs Temperature



图 6-12. PSRR vs Temperature

DC18

## 6.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 5.5\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



图 6-13. Open Loop Voltage Gain and Phase vs Frequency



图 6-14. Open Loop Voltage Gain vs Temperature



图 6-15. Open Loop Voltage Gain vs Output Voltage



图 6-16. Closed Loop Voltage Gain vs Frequency



图 6-17. Phase Margin vs Capacitive Load



图 6-18. No Phase Reversal

## 6.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 5.5\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



图 6-19. Small-Signal Overshoot vs Load Capacitance



图 6-20. Small-Signal Overshoot vs Load Capacitance



图 6-21. Slew Rate vs Capacitive Load



图 6-22. Overload Recovery

## 6.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 5.5\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



## 6.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 5.5\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



图 6-27. Positive Large-Signal Settling Time



图 6-28. Negative Large-Signal Settling Time



图 6-29. THD + N vs Frequency



图 6-30. THD + N vs Amplitude



图 6-31. Output Voltage Swing vs Output Current



图 6-32. Maximum Output Voltage vs Frequency and Supply Voltage

## 6.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 5.5\text{V}$ ,  $R_L = 10\text{k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$  (unless otherwise noted)



图 6-33. Short-Circuit Current vs Temperature



图 6-34. Quiescent Current vs Supply Voltage



图 6-35. Quiescent Current vs Temperature



图 6-36. Open-Loop Output Impedance vs Frequency



$P_{RF} = -10\text{dBm}$

图 6-37. Electromagnetic Interference Rejection Ratio Referred to Noninverting Input (EMIRR+) vs Frequency



$P_{RF} = -10\text{dBm}$

图 6-38. Channel Separation vs Frequency

## 7 Detailed Description

### 7.1 Overview

The TLV905x devices are a 5MHz family of low-power, rail-to-rail input and output op amps. These devices operate from 1.8V to 5.5V, are unity-gain stable, and are designed for a wide range of general-purpose applications. The input common-mode voltage range includes both rails and allows the TLV905x family to be used in virtually any single-supply application. The unique combination of a high slew rate and low quiescent current makes this family a potential choice for battery-powered motor-drive applications. Rail-to-rail input and output swing significantly increase dynamic range, especially in low-supply applications.

### 7.2 Functional Block Diagram



## 7.3 Feature Description

### 7.3.1 Operating Voltage

The TLV905x family of op amps is specified for operation from 1.8V to 6.0V. In addition, many specifications apply from  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . Parameters that vary significantly with operating voltages or temperature are illustrated in the [节 6.8](#).

### 7.3.2 Rail-to-Rail Input

The input common-mode voltage range of the TLV905x family extends 100mV beyond the supply rails for the full supply voltage range of 1.8V to 6.0V. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in the [图 7.2](#). The N-channel pair is active for input voltages close to the positive rail, typically  $(V_+) - 1.4\text{V}$  to 200mV above the positive supply, whereas the P-channel pair is active for inputs from 200mV below the negative supply to approximately  $(V_+) - 1.4\text{V}$ . There is a small transition region, typically  $(V_+) - 1.2\text{V}$  to  $(V_+) - 1\text{V}$ , in which both pairs are on. This 200-mV transition region can vary up to 200mV with process variation. Thus, the transition region (with both stages on) can range from  $(V_+) - 1.4\text{V}$  to  $(V_+) - 1.2\text{V}$  on the low end, and up to  $(V_+) - 1\text{V}$  to  $(V_+) - 0.8\text{V}$  on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD can degrade compared to device operation outside this region.

### 7.3.3 Rail-to-Rail Output

Designed as low-power, low-voltage operational amplifiers, the TLV905x family delivers a robust output drive capability. A class AB output stage with common-source transistors achieves full rail-to-rail output swing capability. For resistive loads of  $10\text{k}\Omega$ , the output swings to within 16mV of either supply rail, regardless of the applied power-supply voltage. Different load conditions change the ability of the amplifier to swing close to the rails.

### 7.3.4 EMI Rejection

The TLV905x uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the TLV905x benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10MHz to 6GHz. [图 7-1](#) shows the results of this testing on the TLV905x. [表 7-1](#) shows the EMIRR IN+ values for the TLV905x at particular frequencies commonly encountered in real-world applications. The [EMI Rejection Ratio of Operational Amplifiers](#) application report contains detailed information on the topic of EMIRR performance as it relates to op amps and is available for download from [www.ti.com](http://www.ti.com).



D007

**图 7-1. EMIRR Testing**

表 7-1. TLV905x EMIRR IN+ for Frequencies of Interest

| FREQUENCY | APPLICATION OR ALLOCATION                                                                                                                                                      | EMIRR IN+ |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 400MHz    | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications                                                                       | 41.8dB    |
| 900MHz    | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6GHz), GSM, aeronautical mobile, UHF applications                       | 53.1dB    |
| 1.8GHz    | GSM applications, mobile personal communications, broadband, satellite, L-band (1GHz to 2GHz)                                                                                  | 71.8dB    |
| 2.4GHz    | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2GHz to 4GHz) | 70.0dB    |
| 3.6GHz    | Radiolocation, aero communication and navigation, satellite, mobile, S-band                                                                                                    | 81.2dB    |
| 5GHz      | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4GHz to 8GHz)                                                | 92.5dB    |

### 7.3.5 Overload Recovery

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, because of the high input voltage or high gain. After the device enters the saturation region, the output devices require time to return to the linear operating state. After the output devices return to their linear operating state, the device begins to slew at the specified slew rate. Therefore, the propagation delay (in case of an overload condition) is the sum of the overload recovery time and the slew time. The overload recovery time for the TLV905x family is approximately 300 ns.

### 7.3.6 Packages With an Exposed Thermal Pad

The TLV905x family is available in packages such as the WSON-8 (DSG) and WQFN-16 (RTE) which feature an exposed thermal pad. Inside the package, the die is attached to this thermal pad using an electrically conductive compound. For this reason, when using a package with an exposed thermal pad, the thermal pad must either be connected to V<sub>-</sub> or left floating. Attaching the thermal pad to a potential other than V<sub>-</sub> is not allowed, and the performance of the device is not verified when doing so.

### 7.3.7 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. [图 7-2](#) shows the ESD circuits contained in the TLV905x devices. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



图 7-2. Equivalent Internal ESD Circuitry

### 7.3.8 Input Protection

The TLV905x family incorporates internal ESD protection circuits on all pins. For input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes provide in-circuit, input overdrive protection, as long as the current is limited to 10mA, as shown in the [节 6.1](#). [图 7-3](#) shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value must be kept to a minimum in noise-sensitive applications.



图 7-3. Input Current Protection

### 7.3.9 Shutdown Function

The TLV905xS devices feature **SHDN** pins that disable the op amp, placing the device into a low-power standby mode. In this mode, the op amp consumes 1 $\mu$ A of maximum quiescent current, referred to as  $I_{QSD}$ . The **SHDN** pins are active low, meaning that shutdown mode is enabled when the input to the **SHDN** pin is a valid logic low.

The **SHDN** pins are referenced to the negative supply voltage of the op amp. The threshold of the shutdown feature lies around 800mV (typical) and does not change with respect to the supply voltage. Hysteresis has been included in the switching threshold for smooth switching characteristics. For shutdown behavior, the **SHDN** pins should be driven with valid logic signals. A valid logic low is defined as a voltage between  $V_-$  and  $V_- + 0.4V$ . A valid logic high is defined as a voltage between  $V_- + 1.2V$  and  $V_+$ . The shutdown pin circuitry includes a pull-up resistor, which will inherently pull the voltage of the pin to the positive supply rail if not driven. Thus, to enable the amplifier, the **SHDN** pins must either be left floating or driven to a valid logic high. To disable the amplifier, the **SHDN** pins must be driven to a valid logic low. While TI highly recommends that the shutdown pin be connected to a valid high or a low voltage or driven, TI has included a pull-up resistor connected to VCC. The maximum voltage allowed at the **SHDN** pins is  $(V_+) + 0.5V$ . Exceeding this voltage level will damage the device.

The SHDN pins are high-impedance CMOS inputs. Dual op amp versions are independently controlled and quad op amp versions are controlled in pairs with logic inputs. For battery-operated applications, this feature may be used to greatly reduce the average current and extend battery life. The enable time is 35  $\mu$ s for full shutdown of all channels; disable time is 6  $\mu$ s. When disabled, the output assumes a high-impedance state. This architecture allows the TLV905xS to be operated as a gated amplifier (or to have the device output multiplexed onto a common analog output bus). Shutdown time ( $t_{OFF}$ ) depends on loading conditions and increases as load resistance increases. For shutdown (disable) within a specific shutdown time, the specified 10k $\Omega$  load to midsupply ( $V_S / 2$ ) is required. If using the TLV905xS without a load, the resulting turnoff time is significantly increased.

## 7.4 Device Functional Modes

The TLV905x family is operational when the power-supply voltage is between 1.8V ( $\pm 0.9V$ ) and 6.0V ( $\pm 3.0V$ ).

The TLV905xS devices feature a shutdown mode and are shutdown when a valid logic low is applied to the shutdown pin.

## 8 Application and Implementation

### 备注

以下应用部分中的信息不属TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计, 以确保系统功能。

### 8.1 Application Information

The TLV905x family features 5MHz bandwidth and very high slew rate of 15V/ $\mu$ s with only 330 $\mu$ A of supply current per channel, providing excellent AC performance at very low-power consumption. DC applications are well served with a very low input noise voltage of 15nV/  $\sqrt{\text{Hz}}$  at 10kHz, low input bias current, and a typical input offset voltage of 0.33mV.

### 8.2 Typical Low-Side Current Sense Application

图 8-1 shows the TLV905x configured in a low-side current sensing application.



图 8-1. TLV905x in a Low-Side, Current-Sensing Application

#### 8.2.1 Design Requirements

The design requirements for this design are:

- Load current: 0A to 1A
- Output voltage: 4.95V
- Maximum shunt voltage: 100mV

### 8.2.2 Detailed Design Procedure

The transfer function of the circuit in [图 8-1](#) is given in [方程式 1](#).

$$V_{\text{OUT}} = I_{\text{LOAD}} \times R_{\text{SHUNT}} \times \text{Gain} \quad (1)$$

The load current ( $I_{\text{LOAD}}$ ) produces a voltage drop across the shunt resistor ( $R_{\text{SHUNT}}$ ). The load current is set from 0A to 1A. To keep the shunt voltage below 100mV at maximum load current, the largest shunt resistor is defined using [方程式 2](#).

$$R_{\text{SHUNT}} = \frac{V_{\text{SHUNT\_MAX}}}{I_{\text{LOAD\_MAX}}} = \frac{100 \text{ mV}}{1 \text{ A}} = 100 \text{ m}\Omega \quad (2)$$

Using [方程式 2](#),  $R_{\text{SHUNT}}$  equals 100 m $\Omega$ . The voltage drop produced by  $I_{\text{LOAD}}$  and  $R_{\text{SHUNT}}$  is amplified by the TLV905x device to produce an output voltage of approximately 0V to 4.95V. [方程式 3](#) calculates the gain required for the TLV905x device to produce the required output voltage.

$$\text{Gain} = \frac{(V_{\text{OUT\_MAX}} - V_{\text{OUT\_MIN}})}{(V_{\text{IN\_MAX}} - V_{\text{IN\_MIN}})} \quad (3)$$

Using [方程式 3](#), the required gain equals 49.5V/V, which is set with the  $R_F$  and  $R_G$  resistors. [方程式 4](#) sizes the  $R_F$  and  $R_G$  resistors to set the gain of the TLV905x device to 49.5V/V.

$$\text{Gain} = 1 + \frac{(R_F)}{(R_G)} \quad (4)$$

Selecting  $R_F$  to equal 165k  $\Omega$  and  $R_G$  to equal 3.4k  $\Omega$  provides a combination that equals approximately 49.5V/V. [图 8-2](#) shows the measured transfer function of the circuit shown in [图 8-1](#).

### 8.2.3 Application Curve



**图 8-2. Low-Side, Current-Sense Transfer Function**

## 8.3 Power Supply Recommendations

The TLV905x family is specified for operation from 1.8V to 6.0V ( $\pm 0.9V$  to  $\pm 3.0V$ ); many specifications apply from  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . The [节 6.8](#) section presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

小心

Supply voltages larger than 7V can permanently damage the device; see the [节 6.1](#) table.

Place  $0.1\mu\text{F}$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more-detailed information on bypass capacitor placement, see the [节 8.4.2](#) section.

## 8.4 Layout

### 8.4.1 Layout Guidelines

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and of the op amp itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR,  $0.1\mu\text{F}$  ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from  $\text{V}^+$  to ground is applicable for single-supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see [Circuit Board Layout Techniques](#).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As illustrated in [图 8-4](#), keeping  $\text{R}_F$  and  $\text{R}_G$  close to the inverting input minimizes parasitic capacitance on the inverting input.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit can experience performance shifts resulting from moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at  $85^{\circ}\text{C}$  for 30 minutes is sufficient for most circumstances.

### 8.4.2 Layout Example



图 8-3. Schematic Representation for *Figure 8-4*



图 8-4. Layout Example

## 9 Device and Documentation Support

### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, [TLVx313 Low-Power, Rail-to-Rail In/Out, 500- \$\mu\$ V Typical Offset, 1MHz Operational Amplifier for Cost-Sensitive Systems](#)
- Texas Instruments, [TLVx314 3MHz, Low-Power, Internal EMI Filter, RRIO, Operational Amplifier](#)
- Texas Instruments, [EMI Rejection Ratio of Operational Amplifiers](#)
- Texas Instruments, [QFN/SON PCB Attachment](#)
- Texas Instruments, [Quad Flatpack No-Lead Logic Packages](#)
- Texas Instruments, [Circuit Board Layout Techniques](#)
- Texas Instruments, [Single-Ended Input to Differential Output Conversion Circuit Reference Design](#)

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 支持资源

[TI E2E™ 中文支持论坛](#)是工程师的重要参考资料，可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题，获得所需的快速设计帮助。

链接的内容由各个贡献者“按原样”提供。这些内容并不构成 TI 技术规范，并且不一定反映 TI 的观点；请参阅 TI 的[使用条款](#)。

### 9.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

Bluetooth® is a registered trademark of Bluetooth SIG, Inc.

所有商标均为其各自所有者的财产。

### 9.5 静电放电警告

 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序，可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级，大至整个器件故障。精密的集成电路可能更容易受到损坏，这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 9.6 术语表

[TI 术语表](#) 本术语表列出并解释了术语、首字母缩略词和定义。

## 10 Revision History

注：以前版本的页码可能与当前版本的页码不同

| <b>Changes from Revision I (November 2022) to Revision J (February 2024)</b> | <b>Page</b> |
|------------------------------------------------------------------------------|-------------|
| • Changed pins 3 and 4 the TLV9051S DBV pin diagram.....                     | 3           |
| • Added shutdown section into the Electrical Characteristics table.....      | 11          |

| <b>Changes from Revision H (October 2019) to Revision I (November 2022)</b>                | <b>Page</b> |
|--------------------------------------------------------------------------------------------|-------------|
| • Increased maximum supply voltage in <i>Absolute Maximum Ratings</i> from 6 V to 7 V..... | 9           |
| • Added maximum limits for input bias current and input offset current.....                | 11          |

| <b>Changes from Revision G (September 2019) to Revision H (October 2019)</b>                                            | <b>Page</b> |
|-------------------------------------------------------------------------------------------------------------------------|-------------|
| • Added new human-body model and charged-device model ratings for TLV9051 X2SON package to the <i>ESD Ratings</i> ..... | 9           |
| • Added <i>Packages With an Exposed Thermal Pad</i> section to <i>Feature Description</i> section.....                  | 22          |

| <b>Changes from Revision F (June 2019) to Revision G (September 2019)</b>                  | <b>Page</b> |
|--------------------------------------------------------------------------------------------|-------------|
| • 删除了所有 TLV9051 封装的预发布标记.....                                                              | 1           |
| • 删除了 TLV9052 SOT-23 (8) - DDF 封装的预发布标记.....                                               | 1           |
| • Added link to <i>Shutdown Function</i> section in all of the SHDN pin function rows..... | 3           |
| • Added <i>EMI Rejection</i> section to <i>Feature Description</i> section.....            | 21          |
| • Added clarification to the <i>Shutdown Function</i> section.....                         | 23          |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

**PACKAGING INFORMATION**

| Orderable part number         | Status<br>(1) | Material type<br>(2) | Package   Pins        | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-------------------------------|---------------|----------------------|-----------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">TLV9051IDBVR</a>  | Active        | Production           | SOT-23 (DBV)   5      | 3000   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | T51D                |
| TLV9051IDBVR.A                | Active        | Production           | SOT-23 (DBV)   5      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T51D                |
| <a href="#">TLV9051IDCKR</a>  | Active        | Production           | SC70 (DCK)   5        | 3000   LARGE T&R      | Yes         | SN                                   | Level-2-260C-1 YEAR               | -40 to 125   | T51                 |
| TLV9051IDCKR.A                | Active        | Production           | SC70 (DCK)   5        | 3000   LARGE T&R      | Yes         | SN                                   | Level-2-260C-1 YEAR               | -40 to 125   | T51                 |
| <a href="#">TLV9051IDPWR</a>  | Active        | Production           | X2SON (DPW)   5       | 3000   LARGE T&R      | Yes         | NIPDAUAG                             | Level-2-260C-1 YEAR               | -40 to 125   | FH                  |
| TLV9051IDPWR.A                | Active        | Production           | X2SON (DPW)   5       | 3000   LARGE T&R      | Yes         | NIPDAUAG                             | Level-2-260C-1 YEAR               | -40 to 125   | FH                  |
| <a href="#">TLV9051SIDBVR</a> | Active        | Production           | SOT-23 (DBV)   6      | 3000   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-1-260C-UNLIM                | -40 to 125   | T51S                |
| TLV9051SIDBVR.A               | Active        | Production           | SOT-23 (DBV)   6      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T51S                |
| TLV9051SIDBVRG4               | Active        | Production           | SOT-23 (DBV)   6      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T51S                |
| TLV9051SIDBVRG4.A             | Active        | Production           | SOT-23 (DBV)   6      | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T51S                |
| <a href="#">TLV9052IDDFR</a>  | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T052                |
| TLV9052IDDFR.A                | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T052                |
| TLV9052IDDFRG4                | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T052                |
| TLV9052IDDFRG4.A              | Active        | Production           | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T052                |
| <a href="#">TLV9052IDGKR</a>  | Active        | Production           | VSSOP (DGK)   8       | 2500   LARGE T&R      | Yes         | NIPDAU   SN<br>  NIPDAUAG            | Level-2-260C-1 YEAR               | -40 to 125   | 1PWX                |
| TLV9052IDGKR.A                | Active        | Production           | VSSOP (DGK)   8       | 2500   LARGE T&R      | Yes         | SN                                   | Level-2-260C-1 YEAR               | -40 to 125   | 1PWX                |
| TLV9052IDGKRG4                | Active        | Production           | VSSOP (DGK)   8       | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 1PWX                |
| TLV9052IDGKRG4.A              | Active        | Production           | VSSOP (DGK)   8       | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 1PWX                |
| <a href="#">TLV9052IDR</a>    | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL9052              |
| TLV9052IDR.A                  | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL9052              |
| TLV9052IDRG4                  | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL9052              |
| TLV9052IDRG4.A                | Active        | Production           | SOIC (D)   8          | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL9052              |
| <a href="#">TLV9052IDSGR</a>  | Active        | Production           | WSON (DSG)   8        | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 9052                |
| TLV9052IDSGR.A                | Active        | Production           | WSON (DSG)   8        | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 9052                |
| TLV9052IDSGRG4                | Active        | Production           | WSON (DSG)   8        | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 9052                |
| TLV9052IDSGRG4.A              | Active        | Production           | WSON (DSG)   8        | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 9052                |
| <a href="#">TLV9052IPWR</a>   | Active        | Production           | TSSOP (PW)   8        | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL9052              |
| TLV9052IPWR.A                 | Active        | Production           | TSSOP (PW)   8        | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL9052              |

| Orderable part number         | Status<br>(1) | Material type<br>(2) | Package   Pins   | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-------------------------------|---------------|----------------------|------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">TLV9052SIDGSR</a> | Active        | Production           | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes         | NIPDAUAG                             | Level-2-260C-1 YEAR               | -40 to 125   | T052                |
| TLV9052SIDGSR.A               | Active        | Production           | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes         | NIPDAUAG                             | Level-2-260C-1 YEAR               | -40 to 125   | T052                |
| <a href="#">TLV9052SIRUGR</a> | Active        | Production           | X2QFN (RUG)   10 | 3000   LARGE T&R      | Yes         | NIPDAUAG                             | Level-2-260C-1 YEAR               | -40 to 125   | FPF                 |
| TLV9052SIRUGR.A               | Active        | Production           | X2QFN (RUG)   10 | 3000   LARGE T&R      | Yes         | NIPDAUAG                             | Level-2-260C-1 YEAR               | -40 to 125   | FPF                 |
| <a href="#">TLV9054IDR</a>    | Active        | Production           | SOIC (D)   14    | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TLV9054D            |
| TLV9054IDR.A                  | Active        | Production           | SOIC (D)   14    | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TLV9054D            |
| TLV9054IDRG4                  | Active        | Production           | SOIC (D)   14    | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TLV9054D            |
| TLV9054IDRG4.A                | Active        | Production           | SOIC (D)   14    | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TLV9054D            |
| <a href="#">TLV9054IPWR</a>   | Active        | Production           | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes         | NIPDAU   SN                          | Level-2-260C-1 YEAR               | -40 to 125   | (T9054PW, TLV9054)  |
| TLV9054IPWR.A                 | Active        | Production           | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes         | SN                                   | Level-2-260C-1 YEAR               | -40 to 125   | (T9054PW, TLV9054)  |
| <a href="#">TLV9054IRTER</a>  | Active        | Production           | WQFN (RTE)   16  | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T54RT               |
| TLV9054IRTER.A                | Active        | Production           | WQFN (RTE)   16  | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T54RT               |
| <a href="#">TLV9054IRUCR</a>  | Active        | Production           | QFN (RUC)   14   | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 125   | 1FF                 |
| TLV9054IRUCR.A                | Active        | Production           | QFN (RUC)   14   | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | -40 to 125   | 1FF                 |
| <a href="#">TLV9054SIRTER</a> | Active        | Production           | WQFN (RTE)   16  | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T9054S              |
| TLV9054SIRTER.A               | Active        | Production           | WQFN (RTE)   16  | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | T9054S              |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

**(6) Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF TLV9051, TLV9052 :**

- Automotive : [TLV9051-Q1](#), [TLV9052-Q1](#)

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV9051IDBVR    | SOT-23       | DBV             | 5    | 3000 | 178.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9051IDCCKR   | SC70         | DCK             | 5    | 3000 | 178.0              | 8.4                | 2.25    | 2.45    | 1.2     | 4.0     | 8.0    | Q3            |
| TLV9051IDCCKR   | SC70         | DCK             | 5    | 3000 | 180.0              | 8.4                | 2.3     | 2.5     | 1.2     | 4.0     | 8.0    | Q3            |
| TLV9051IDPWR    | X2SON        | DPW             | 5    | 3000 | 178.0              | 8.4                | 0.91    | 0.91    | 0.5     | 2.0     | 8.0    | Q2            |
| TLV9051SIDBVR   | SOT-23       | DBV             | 6    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9051SIDBVRG4 | SOT-23       | DBV             | 6    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9052IDDFR    | SOT-23-THIN  | DDF             | 8    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9052IDDFRG4  | SOT-23-THIN  | DDF             | 8    | 3000 | 180.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV9052IDGKR    | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| TLV9052IDGKRG4  | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| TLV9052IDR      | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| TLV9052IDRG4    | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| TLV9052IDSGR    | WSON         | DSG             | 8    | 3000 | 180.0              | 8.4                | 2.3     | 2.3     | 1.15    | 4.0     | 8.0    | Q2            |
| TLV9052IDSGRG4  | WSON         | DSG             | 8    | 3000 | 180.0              | 8.4                | 2.3     | 2.3     | 1.15    | 4.0     | 8.0    | Q2            |
| TLV9052IPWR     | TSSOP        | PW              | 8    | 2000 | 330.0              | 12.4               | 7.0     | 3.6     | 1.6     | 8.0     | 12.0   | Q1            |

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV9052SIDGSR | VSSOP        | DGS             | 10   | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| TLV9052SIRUGR | X2QFN        | RUG             | 10   | 3000 | 178.0              | 8.4                | 1.75    | 2.25    | 0.56    | 4.0     | 8.0    | Q1            |
| TLV9054IDR    | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| TLV9054IDRG4  | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| TLV9054IPWR   | TSSOP        | PW              | 14   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |
| TLV9054IRTER  | WQFN         | RTE             | 16   | 3000 | 330.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |
| TLV9054IRUCR  | QFN          | RUC             | 14   | 3000 | 180.0              | 9.5                | 2.16    | 2.16    | 0.5     | 4.0     | 8.0    | Q2            |
| TLV9054SIRTER | WQFN         | RTE             | 16   | 3000 | 330.0              | 12.4               | 3.3     | 3.3     | 1.1     | 8.0     | 12.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV9051IDBVR    | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| TLV9051IDCKR    | SC70         | DCK             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| TLV9051IDCKR    | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9051IDPWR    | X2SON        | DPW             | 5    | 3000 | 205.0       | 200.0      | 33.0        |
| TLV9051SIDBVR   | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9051SIDBVRG4 | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9052IDDFR    | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9052IDDFRG4  | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9052IDGKR    | VSSOP        | DGK             | 8    | 2500 | 356.0       | 356.0      | 36.0        |
| TLV9052IDGKRG4  | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLV9052IDR      | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLV9052IDRG4    | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLV9052IDSGR    | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9052IDSGRG4  | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9052IPWR     | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| TLV9052SIDGSR   | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |
| TLV9052SIRUGR   | X2QFN        | RUG             | 10   | 3000 | 205.0       | 200.0      | 33.0        |
| TLV9054IDR      | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |

---

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV9054IDRG4  | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| TLV9054IPWR   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TLV9054IRTER  | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TLV9054IRUCR  | QFN          | RUC             | 14   | 3000 | 205.0       | 200.0      | 30.0        |
| TLV9054SIRTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

## PACKAGE OUTLINE

DBV0005A



## **SOT-23 - 1.45 mm max height**

## SMALL OUTLINE TRANSISTOR



4214839/K 08/2024

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-178.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
5. Support pin may differ or may not be present.

# EXAMPLE BOARD LAYOUT

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214839/K 08/2024

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214839/K 08/2024

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## PACKAGE OUTLINE

DGK0008A



### **VSSOP - 1.1 mm max height**

## SMALL OUTLINE PACKAGE



## NOTES:

PowerPAD is a trademark of Texas Instruments.

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187.

# EXAMPLE BOARD LAYOUT

DGK0008A

™ VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



4214862/A 04/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
9. Size of metal pad may vary due to creepage requirement.

# EXAMPLE STENCIL DESIGN

DGK0008A

TM VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
SCALE: 15X

4214862/A 04/2023

NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
12. Board assembly site may have different recommendations for stencil design.

## GENERIC PACKAGE VIEW

### RTE 16

### WQFN - 0.8 mm max height

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4225944/A

# PACKAGE OUTLINE

RTE0016C



WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

**RTE0016C**

## **WQFN - 0.8 mm max height**

#### PLASTIC QUAD FLATPACK - NO LEAD



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:20X



4219117/B 04/2022

#### NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RTE0016C

WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD 17:  
85% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE  
SCALE:25X

4219117/B 04/2022

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# PACKAGE OUTLINE

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
5. Reference JEDEC registration MS-012, variation AB.

# EXAMPLE BOARD LAYOUT

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
SCALE:8X



NON SOLDER MASK  
DEFINED



SOLDER MASK  
DEFINED

SOLDER MASK DETAILS

4220718/A 09/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:8X

4220718/A 09/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## GENERIC PACKAGE VIEW

### RUG 10

### X2QFN - 0.4 mm max height

1.5 x 2, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4231768/A

# PACKAGE OUTLINE

RUG0010A



X2QFN - 0.4 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



4231745/A 11/2025

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.

# EXAMPLE BOARD LAYOUT

RUG0010A

X2QFN - 0.4 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



## LAND PATTERN EXAMPLE

EXPOSED METAL SHOWN

SCALE: 35X



4231745/A 11/2025

NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).

# EXAMPLE STENCIL DESIGN

RUG0010A

X2QFN - 0.4 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.125 MM THICK STENCIL  
SCALE: 35X

4231745/A 11/2025

NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# PACKAGE OUTLINE

DGS0010A



VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.

# EXAMPLE BOARD LAYOUT

DGS0010A

VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
SCALE:10X



SOLDER MASK DETAILS  
NOT TO SCALE

4221984/A 05/2015

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DGS0010A

VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:10X

4221984/A 05/2015

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## GENERIC PACKAGE VIEW

DPW 5

X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4211218-3/D

# PACKAGE OUTLINE

DPW0005A



X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



4223102/D 03/2022

NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The size and shape of this feature may vary.

## EXAMPLE BOARD LAYOUT

**DPW0005A**

## **X2SON - 0.4 mm max height**

### PLASTIC SMALL OUTLINE - NO LEAD



**LAND PATTERN EXAMPLE  
SOLDER MASK DEFINED  
SCALE:60X**

4223102/D 03/2022

**NOTES: (continued)**

4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).

# EXAMPLE STENCIL DESIGN

DPW0005A

X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# PACKAGE OUTLINE

DCK0005A



SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-203.
4. Support pin may differ or may not be present.
5. Lead width does not comply with JEDEC.
6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side

# EXAMPLE BOARD LAYOUT

DCK0005A

SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:18X



SOLDER MASK DETAILS

4214834/G 11/2024

NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.
8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DCK0005A

SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 THICK STENCIL  
SCALE:18X

4214834/G 11/2024

NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
10. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DDF0008A



SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



4222047/E 07/2024

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.

# EXAMPLE BOARD LAYOUT

DDF0008A

SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4222047/E 07/2024

NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.
5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DDF0008A

SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



4222047/E 07/2024

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
7. Board assembly site may have different recommendations for stencil design.



## PACKAGE OUTLINE

**D0008A**

## SOIC - 1.75 mm max height

## SMALL OUTLINE INTEGRATED CIRCUIT



4214825/C 02/2019

## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DBV0006A



SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
5. Reference JEDEC MO-178.

# EXAMPLE BOARD LAYOUT

DBV0006A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214840/G 08/2024

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0006A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214840/G 08/2024

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# GENERIC PACKAGE VIEW

## DSG 8

## WSON - 0.8 mm max height

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4224783/A



# PACKAGE OUTLINE

DSG0008A

WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



4218900/E 08/2022

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

**DSG0008A**

## WSON - 0.8 mm max height

## PLASTIC SMALL OUTLINE - NO LEAD



## LAND PATTERN EXAMPLE



4218900/E 08/2022

#### NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

DSG0008A

WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD 9:  
87% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE  
SCALE:25X

4218900/E 08/2022

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## PACKAGE OUTLINE

**PW0014A**



## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

# EXAMPLE BOARD LAYOUT

PW0014A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220202/B 12/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0014A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220202/B 12/2023

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

PW0008A



TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



4221848/A 02/2015

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153, variation AA.

# EXAMPLE BOARD LAYOUT

PW0008A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
SCALE:10X



4221848/A 02/2015

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0008A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:10X

4221848/A 02/2015

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# GENERIC PACKAGE VIEW

## RUC 14

## X2QFN - 0.4 mm max height

2 x 2, 0.4 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4229871/A

## PACKAGE OUTLINE

## **X2QFN - 0.4 mm max height**

## PLASTIC QUAD FLAT PACK- NO LEAD

**RUC0014A**



4220584/A 05/2019

**NOTES:**

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.

# EXAMPLE BOARD LAYOUT

X2QFN - 0.4 mm max height

RUC0014A

PLASTIC QUAD FLAT PACK- NO LEAD



## LAND PATTERN EXAMPLE

EXPOSED METAL SHOWN

SCALE: 23X



4220584/A 05/2019

NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).

# EXAMPLE STENCIL DESIGN

X2QFN - 0.4 mm max height

RUC0014A

PLASTIC QUAD FLAT PACK- NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.100mm THICK STENCIL  
SCALE: 23X

4220584/A 05/2019

NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## 重要通知和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务，您将全额赔偿，TI 对此概不负责。

TI 提供的产品受 [TI 销售条款](#)、[TI 通用质量指南](#) 或 [ti.com](#) 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品，否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2026，德州仪器 (TI) 公司

最后更新日期：2025 年 10 月