









**TMS3705** ZHCSJ00F - JANUARY 2010 - REVISED JUNE 2023

# TMS3705 应答器基站 IC

# 1 特性

- 适用于 TI-RFid™ 射频识别系统的基站 IC
- 驱动天线
- 向天线发送调制数据
- 检测并解调应答器响应 (FSK)
- 短路保护
- 诊断
- 睡眠模式电源电流:0.2mA

# 旨在满足汽车要求

16 引脚 SOIC (D) 封装

### 2 应用

- 汽车门禁
- 汽车防盗
- 楼宇门禁
- 牲畜信息读取器

# 3 说明

TMS3705 应答器基站 IC 用于驱动 TI-RFid 应答器系统的天线,以发送对天线信号调制的数据以及检测和解调应 答器的响应。应答器的响应是一种移频键控 (FSK) 信号。高位和低位被编码到两个不同的高频率信号中 ( 额定条 件下,低位编码到 134.2kHz,高位编码到 123kHz)。应答器会根据内部存储的代码感应天线线圈中的这些信 号。应答器发送数据时所需的能量存储在应答器的充电电容器中。天线场会在此前的充电阶段为此电容器充电。 此IC有一个可连接外部微控制器的接口。

共有两种适用于微控制器和基站 IC 的时钟供应配置:

- 1. 微控制器和基站 IC 仅由一个谐振器提供时钟信号:该谐振器连接到微控制器。为基站 IC 供应的时钟信号由 微控制器的数字时钟输出驱动。时钟频率为 4MHz 或 2MHz,取决于所选的微控制器类型。
- 2. 微控制器和基站各有自己的谐振器。

基站 IC 具有一个片上 PLL, 此 PLL 只会为内部时钟供给产生 16MHz 的时钟频率。建议只将 TMS3705DDRQ1 和 TMS3705GDRQ1 与 AES 应答器产品(例如 TRPWS21GTEA 或 RF430F5xxx)配合使用。建议将 TMS3705EDRQ1 和 TMS3705FDRQ1 与 DST40、DST80、MPT 应答器(例如 TMS37145TEAx、 TMS37126xx、TMS37x128xx、TMS37x136xx、TMS37x158xx、RI-TRP-DR2B-xx、RI-TRP-BRHP-xx)配合使 用以获得最佳性能,但不能将其与 AES 应答器产品配合使用。

### 器件信息(1)

| 器件型号         | 封装        | 封装尺寸 <sup>(2)</sup> |  |  |  |  |
|--------------|-----------|---------------------|--|--|--|--|
| TMS3705EDRQ1 | SOIC (16) | 9.9mm x 3.91mm      |  |  |  |  |
| TMS3705DDRQ1 | SOIC (16) | 9.9mm x 3.91mm      |  |  |  |  |
| TMS3705FDRQ1 | SOIC (16) | 9.9mm x 3.91mm      |  |  |  |  |
| TMS3705GDRQ1 | SOIC (16) | 9.9mm x 3.91mm      |  |  |  |  |

- 如需获得所有可用器件的全新器件、封装和订购信息,请参阅封装选项附录(节 12)或浏览 TI 网站 (1) www.ti.com。
- 这里显示的尺寸为近似值。如需包含容差的封装尺寸,请参阅节 12 中的机械数据。 (2)

### 备注

- TMS3705FDRQ1 取代了 TMS3705EDRQ1
- TMS3705GDRQ1 取代了 TMS3705DDRQ1

English Data Sheet: SCBS881



# **4 Functional Block Diagram**

图 4-1 shows the functional block diagram.



图 4-1. Functional Block Diagram

English Data Sheet: SCBS881



# **Table of Contents**

| 1 特性 1                                        | 9.5 RF Amplifier                        | 11               |
|-----------------------------------------------|-----------------------------------------|------------------|
| 2 应用 1                                        |                                         |                  |
| - 一,                                          | 0 T D: :                                | 12               |
| 4 Functional Block Diagram2                   |                                         | 12               |
| 5 Revision History3                           |                                         | 12               |
| 6 Device Characteristics4                     |                                         | 12               |
| 6.1 Related Products4                         | 0.44 T                                  |                  |
| 7 Terminal Configuration and Functions        |                                         | 13               |
| 7.1 Pin Diagram5                              |                                         | 13               |
| 7.2 Signal Descriptions5                      |                                         | 13               |
| 8 Specifications6                             |                                         | 16               |
| 8.1 Absolute Maximum Ratings <sup>(1)</sup> 6 |                                         | 17               |
| 8.2 ESD Ratings6                              |                                         | 17               |
| 8.3 Recommended Operating Conditions          |                                         | 18               |
| 8.4 Electrical Characteristics                |                                         | 18               |
| 8.5 Thermal Resistance Characteristics for D  | 11.2 Device Nomenclature                | 18               |
| (SOIC) Package8                               | 11.3 Tools and Software                 | 19               |
| 8.6 Switching Characteristics                 |                                         | 19               |
| 8.7 Timing Diagrams9                          | 4.4 = -L-1-L-1-V2-V2-                   | 20               |
| 9 Detailed Description11                      |                                         | 20               |
| 9.1 Power Supply11                            |                                         | 20               |
| 9.2 Oscillator11                              |                                         | 20               |
| 9.3 Predrivers11                              | 12 Mechanical, Packaging, and Orderable |                  |
| 9.4 Full Bridge11                             |                                         | <mark>2</mark> 1 |

**5 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| Cł | nanges from November 1, 2018 to June 12, 2023                                               | Page            |
|----|---------------------------------------------------------------------------------------------|-----------------|
| •  | 更新了整个文档中的表格、图和交叉参考的编号格式                                                                     | 1               |
|    | 更新了节3"说明"部分中以"基站 IC 具有一个片上 PLL"开头的段落                                                        |                 |
| •  | 向"说明"和 <i>器件信息</i> 表中添加了 TMS3705FDRQ1 和 TMS3705GDRQ1                                        | 1               |
| •  | Corrected typo in description of test condition of parameters GBW and $\Phi_{O}$            | 7               |
| •  | Removed crystal from Detailed Description of Oscillator                                     | <mark>11</mark> |
|    | Corrected typo of phase shift to 180° in Detailed Description of Predriver                  |                 |
| •  | Added TMS3705FDRQ1 in note (F) on   9-1, Operational State Diagram for the Control Logic    | 13              |
| •  | Changed the note "Setting not allowed for" on 表 9-1, Mode Control Register (7-Bit Register) | 13              |
| •  | Updated the paragraph that starts "The TMS3705EDRQ1" in 节 9.13, Control Logic               | 13              |
| •  | Corrected typo of value C1 to 3.3 nF in 表 10-1 Bill of Materials (BOM)                      | 17              |

Product Folder Links: TMS3705



### **6 Device Characteristics**

表 6-1 lists the characteristics of the TMS3705.

表 6-1. Device Characteristics

| Characteristic              | TMS3705        |
|-----------------------------|----------------|
| Data rate (maximum)         | 8 kbps         |
| Frequency                   | 134.2 kHz      |
| Required antenna inductance | 100 to 1000 μH |
| Supply voltage              | 4.5 to 5.5 Vdc |
| Transmission principle      | HDX, FSK       |

### **6.1 Related Products**

For information about other devices in this family of products or related products, see the following links.

Products for wireless connectivity Innovative, affordable wireless solutions for an ever-evolving connected world

Reference designs

Find reference designs leveraging the best in TI technology to solve your system-level challenges

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

4

# 7 Terminal Configuration and Functions

# 7.1 Pin Diagram

▼ 7-1 shows the pinout of the 16-pin D (SOIC) package.



NC – No connection

图 7-1. 16-Pin D Package (Top View)

# 7.2 Signal Descriptions

表 7-1 describes the device signals.

表 7-1. Signal Descriptions

|          | TERMINAL | ТҮРЕ           | DESCRIPTION                                                    |  |
|----------|----------|----------------|----------------------------------------------------------------|--|
| NO. NAME |          | ITPE           | DESCRIPTION                                                    |  |
| 1        | SENSE    | Analog input   | Input of the RF amplifier                                      |  |
| 2        | SFB      | Analog output  | Output of the RF amplifier                                     |  |
| 3        | D_TST    | Digital output | Test output for digital signals                                |  |
| 4        | A_TST    | Analog output  | Test output for analog signals                                 |  |
| 5        | ANT1     | Driver output  | Antenna output 1                                               |  |
| 6        | VSSA     | Supply input   | Ground for the full bridge drivers                             |  |
| 7        | ANT2     | Driver output  | ut Antenna output 2                                            |  |
| 8        | VDDA     | Supply input   | Voltage supply for the full bridge drivers                     |  |
| 9        | VDD      | Supply input   | Voltage supply for nonpower blocks                             |  |
| 10       | OSC2     | Analog output  | Oscillator output                                              |  |
| 11       | OSC1     | Analog input   | Oscillator input                                               |  |
| 12       | VSS/VSSB | Supply input   | Ground for nonpower blocks and PLL                             |  |
| 13       | NC       |                | Not connected                                                  |  |
| 14       | SCIO     | Digital output | Data output to the microcontroller                             |  |
| 15       | F_SEL    | Digital input  | Control input for frequency selection (default value is high)  |  |
| 16       | TXCT     | Digital input  | Control input from the microcontroller (default value is high) |  |



# **8 Specifications**

# 8.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                     |                                                  |                           | MIN   | MAX                   | UNIT |
|---------------------|--------------------------------------------------|---------------------------|-------|-----------------------|------|
| $V_{DD}$            | Supply voltage range                             | VDD, VSS/VSSB, VDDA, VSSA | - 0.3 | 7                     | V    |
| Vosc                | Voltage range                                    | OSC1, OSC2                | - 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>inout</sub>  | Voltage range                                    | SCIO, TXCT, F_SEL, D_TST  | - 0.3 | V <sub>DD</sub> + 0.3 | V    |
| I <sub>inout</sub>  | Overload clamping current                        | SCIO, TXCT, F_SEL, D_TST  | - 5   | 5                     | mA   |
| V <sub>ANT</sub>    | Output voltage                                   | ANT1, ANT2                | - 0.3 | V <sub>DD</sub> + 0.3 | V    |
| I <sub>ANT</sub>    | Output peak current                              | ANT1, ANT2                | - 1.1 | 1.1                   | Α    |
| V <sub>analog</sub> | Voltage range                                    | SENSE, SFB, A_TST         | - 0.3 | V <sub>DD</sub> + 0.3 | V    |
| I <sub>SENSE</sub>  | SENSE input current                              | SENSE, SFB, A_TST         | - 5   | 5                     | mA   |
| I <sub>SFB</sub>    | Input current in case of overvoltage             | SFB                       | - 5   | 5                     | mA   |
| T <sub>A</sub>      | Operating ambient temperature                    | ·                         | - 40  | 85                    | °C   |
| T <sub>stg</sub>    | Storage temperature                              |                           | - 55  | 150                   | °C   |
| P <sub>D</sub>      | Total power dissipation at T <sub>A</sub> = 85°C |                           |       | 0.5                   | W    |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 8.2 ESD Ratings

|                      |                            | VALUE | UNIT |  |
|----------------------|----------------------------|-------|------|--|
| V <sub>ESD</sub> ESD | D protection (MIL STD 883) | ±2000 | V    |  |

# 8.3 Recommended Operating Conditions

|                  |                            |                           | MIN                 | NOM | MAX                 | UNIT |
|------------------|----------------------------|---------------------------|---------------------|-----|---------------------|------|
| $V_{DD}$         | Supply voltage             | VDD, VSS/VSSB, VDDA, VSSA | 4.5                 | 5   | 5.5                 | V    |
| f <sub>osc</sub> | Oscillator frequency       | OSC1, OSC2                |                     | 4   |                     | MHz  |
| V <sub>IH</sub>  | High-level input voltage   | F_SEL, TXCT, OSC1         | 0.7 V <sub>DD</sub> |     |                     | V    |
| .,               | Land land in making the me | TXCT, OSC1                |                     |     | 0.3 V <sub>DD</sub> | V    |
| V <sub>IL</sub>  | Low-level input voltage    | F_SEL                     |                     |     | 0.2 V <sub>DD</sub> |      |
| I <sub>OH</sub>  | High-level output current  | SCIO, D_TST               | - 1                 |     |                     | mA   |
| I <sub>OL</sub>  | Low-level output current   | SCIO, D_TST               |                     |     | 1                   | mA   |

Copyright © 2023 Texas Instruments Incorporated

Product Folder Links: *TMS3705* 



# **8.4 Electrical Characteristics**

 $V_{DD}$  = 4.5 V to 5.5 V,  $f_{osc}$  = 4 MHz,  $F_{SEL}$  = high, over operating free-air temperature range (unless otherwise noted)

|                                    | PARAMETER                                                                                            | TEST CONDITIONS                                                                                                | MIN                 | TYP   | MAX                 | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------|-------|---------------------|------|
| Power S                            | supply (VDD, VSS/VSSB, VDDA, VSSA)                                                                   |                                                                                                                |                     |       |                     |      |
| I <sub>DD</sub>                    | Supply current                                                                                       | Sum of supply currents in Charge phase, without antenna load                                                   |                     | 8     | 20                  | mA   |
| Sleep                              | Supply current, Sleep state                                                                          | Sum of supply currents in Sleep state, without I/O currents                                                    |                     | 0.015 | 0.2                 | mA   |
| Oscillato                          | or (OSC1, OSC2)                                                                                      |                                                                                                                |                     |       |                     |      |
| g <sub>osc</sub>                   | Transconductance                                                                                     | f <sub>osc</sub> = 4 MHz, 0.5 V <sub>pp</sub> at OSC1                                                          | 0.5                 | 2     | 5                   | mA/\ |
| C <sub>in</sub>                    | Input capacitance at OSC1 <sup>(1)</sup>                                                             |                                                                                                                |                     |       | 10                  | pF   |
| C <sub>out</sub>                   | Output capacitance at OSC2 <sup>(1)</sup>                                                            |                                                                                                                |                     |       | 10                  | pF   |
| Logic In                           | puts (TXCT, F_SEL, OSC1)                                                                             |                                                                                                                |                     |       |                     |      |
|                                    | Dallan mariatana                                                                                     | TXCT                                                                                                           | 120                 |       | 500                 |      |
| R <sub>pullup</sub>                | Pullup resistance                                                                                    | F_SEL                                                                                                          | 10                  |       | 500                 | kΩ   |
| Logic O                            | utputs (SCIO, D_TST)                                                                                 | -1                                                                                                             |                     |       |                     | -    |
| V <sub>OH</sub>                    | High-level output voltage                                                                            |                                                                                                                | 0.8 V <sub>DD</sub> |       |                     | V    |
| V <sub>OL</sub>                    | Low-level output voltage                                                                             |                                                                                                                |                     |       | 0.2 V <sub>DD</sub> | V    |
| Full-Brid                          | Ige Outputs (ANT1, ANT2)                                                                             | 1                                                                                                              |                     |       |                     |      |
| $\Sigma  R_{ds\_on}$               | Sum of drain-source resistances                                                                      | Full-bridge N-channel and P-channel MOSFETs at driver current I <sub>ant</sub> = 50 mA                         |                     | 7     | 14                  | Ω    |
|                                    | Duty cycle                                                                                           | P-channel MOSFETs of full bridge                                                                               | 38%                 | 40%   | 42%                 |      |
| t <sub>on1</sub> /t <sub>on2</sub> | Symmetry of pulse durations for the P-channel MOSFETs of full bridge                                 |                                                                                                                | 96%                 |       | 104.5%              |      |
| I <sub>oc</sub>                    | Threshold for overcurrent protection                                                                 |                                                                                                                | 220                 |       | 1100                | mA   |
| t <sub>oc</sub>                    | Switch-off time of overcurrent protection                                                            | Short to ground with 3 $\Omega$                                                                                | 0.25                |       | 10                  | μs   |
| t <sub>doc</sub>                   | Delay for switching on the full bridge after an overcurrent                                          | Ţ                                                                                                              | 2                   | 2.05  | 2.1                 | ms   |
| I <sub>leak</sub>                  | Leakage current                                                                                      |                                                                                                                |                     |       | 1                   | μA   |
|                                    | Module (SENSE, SFB, A_TST)                                                                           |                                                                                                                |                     |       |                     |      |
| I <sub>SENSE</sub>                 | Input current                                                                                        | SENSE, In charge phase                                                                                         | - 2                 |       | 2                   | mA   |
| V <sub>DCREF</sub> /               | DC reference voltage of RF amplifier, related to VDD                                                 |                                                                                                                | 9.25%               | 10%   | 11%                 |      |
| GBW                                | Gain-bandwidth product of RF amplifier                                                               | At 500 kHz with external components to achieve a voltage gain of minimum 4 and 5-mV <sub>pp</sub> input signal | 2                   |       |                     | MHz  |
| φО                                 | Phase shift of RF amplifier                                                                          | At 134 kHz with external components to achieve a voltage gain of 5 and 20-mV <sub>pp</sub> input signal        |                     |       | 16                  | ۰    |
| $V_{sfb}$                          | Peak-to-peak input voltage of band pass at which the limiter comparator should toggle <sup>(2)</sup> | At 134 kHz (corresponds to a minimal total gain of 1000)                                                       | 5                   |       |                     | mV   |
| f <sub>low</sub>                   | Lower cut-off frequency of band-pass filter <sup>(3)</sup>                                           |                                                                                                                | 24                  | 60    | 100                 | kHz  |
| f <sub>high</sub>                  | Higher cut-off frequency of band-pass filter <sup>(3)</sup>                                          |                                                                                                                | 160                 | 270   | 500                 | kHz  |
| $\Delta V_{hys}$                   | Hysteresis of limiter                                                                                | A_TST pin used as input, D_TST pin as output, offset level determined by band-pass stage                       | 25                  | 50    | 135                 | mV   |
| Diagnos                            | is (SENSE)                                                                                           |                                                                                                                |                     |       |                     |      |
| I <sub>diag</sub>                  | Current threshold for operating antenna <sup>(4)</sup>                                               |                                                                                                                | 80                  |       | 240                 | μA   |

### 8.4 Electrical Characteristics (continued)

 $V_{DD}$  = 4.5 V to 5.5 V,  $f_{osc}$  = 4 MHz,  $F_{SEL}$  = high, over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                      | TEST CONDITIONS                        | MIN    | TYP | MAX     | UNIT |  |  |
|----------------------|--------------------------------|----------------------------------------|--------|-----|---------|------|--|--|
| Phase-L              | Locked Loop (D_TST)            |                                        |        |     |         |      |  |  |
| f <sub>pll</sub>     | PLL frequency                  |                                        | 15.984 | 16  | 16.0166 | MHz  |  |  |
| △ f/f <sub>pll</sub> | Jitter of the PLL frequency    |                                        |        |     | 6%      |      |  |  |
| Power-On Reset (POR) |                                |                                        |        |     |         |      |  |  |
| V <sub>por_r</sub>   | POR threshold voltage, rising  | V <sub>DD</sub> rising with low slope  | 1.9    |     | 3.5     | V    |  |  |
| V <sub>por_f</sub>   | POR threshold voltage, falling | V <sub>DD</sub> falling with low slope | 1.3    |     | 2.6     | V    |  |  |

- (1) Specified by design
- (2) Specified by design; functional test done for input voltage of 90 mV<sub>pp</sub>.
- (3) Band-pass filter tested at three different frequencies: f<sub>mid</sub> = 134 kHz and gain > 30 dB; f<sub>low</sub> = 24 kHz; f<sub>high</sub> = 500 kHz. Attenuation < 3 dB (reference = measured gain at f<sub>mid</sub> = 134 kHz).
- (4) Internal resistance switched on and much lower than external SENSE resistance.

# 8.5 Thermal Resistance Characteristics for D (SOIC) Package

|   | PARAMETER                                                                | VALUE | UNIT |
|---|--------------------------------------------------------------------------|-------|------|
| R | R <sub>θ JA</sub> Thermal resistance, junction to ambient <sup>(1)</sup> | 130   | °C/W |

<sup>(1)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

### 8.6 Switching Characteristics

 $V_{DD}$  = 4.5 V to 5.5 V,  $f_{osc}$  = 4 MHz,  $F_{SEL}$  = high, over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                                                    | TEST CONDITIONS                                                                                                  | MIN | TYP  | MAX                   | UNIT |
|-----------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|------|-----------------------|------|
| t <sub>init min</sub> | Time for TXCT high to initialize a new transmission                                          | From start of the oscillator after power on or waking up until reaching the Idle state (see 图 8-1, 图 8-2, 图 8-3) | 2   | 2.05 | 2.2                   | ms   |
| t <sub>diag</sub>     | Delay between leaving Idle state and start of diagnosis byte at SCIO                         | Normal operation (see 图 8-1, 图 8-2, 图 8-3)                                                                       | 2   | 2.12 | 2.2                   | ms   |
| t <sub>R</sub>        | Delay between end of charge or end of program and start of transponder data transmit on SCIO | See 图 8-1, 图 8-2, 图 8-3.                                                                                         |     | 3    |                       | ms   |
| t <sub>off</sub>      | Write pulse pause                                                                            | See 图 8-5.                                                                                                       | 0.1 |      |                       | ms   |
| t <sub>dwrite</sub>   | Signal delay on TXCT for controlling the full bridge                                         | Write mode                                                                                                       | 73  | 79   | 85                    | μs   |
| t <sub>mcr</sub>      | NRZ bit duration for mode control register                                                   | See 图 8-4.                                                                                                       | 121 | 128  | 135                   | μs   |
| t <sub>sci</sub>      | NRZ bit duration on SCIO                                                                     | Asynchronous mode (see 🛭 8-6)                                                                                    | 63  | 64   | 65                    | μs   |
| t <sub>dstop</sub>    | Low signal delay on TXCT to stop                                                             | Synchronous mode                                                                                                 | 128 |      | 800                   | μs   |
| t <sub>t_sync</sub>   | Total TXCT time for reading data on SCIO                                                     | Synchronous mode (see 🛭 8-7)                                                                                     |     |      | 900                   | μs   |
| t <sub>sync</sub>     | TXCT period for shifting data on SCIO                                                        | Synchronous mode (see 🛭 8-7)                                                                                     | 4   | 64   | 100                   | μs   |
| t <sub>L_sync</sub>   | Low phase on TXCT                                                                            | Synchronous mode (see 🛚 8-7)                                                                                     | 2   | 32   | t <sub>sync</sub> - 2 | μs   |
| t <sub>ready</sub>    | Data ready for output after SCIO goes high                                                   | Synchronous mode (see 🛭 8-7)                                                                                     | 1   |      | 127                   | μs   |

Product Folder Links: TMS3705

English Data Sheet: SCBS881



### 8.7 Timing Diagrams



NOTE: MCW = Mode control write (to write into the mode control register)

图 8-1. Default Mode (Read Only, No Writing Into Mode Control Register)



NOTE: MCW = Mode control write (to write into the mode control register)

图 8-2. Read-Only Mode (Writing Into Mode Control Register)



NOTE: MCW = Mode control write (to write into the mode control register)

图 8-3. Write/Read Mode (Writing Into Mode Control Register)





图 8-4. Mode Control Write Protocol (NRZ Coding)



图 8-5. Transponder Write Protocol



图 8-6. Transmission on SCIO in Asynchronous Mode (NRZ Coding)



图 8-7. Transmission on SCIO in Synchronous Mode (NRZ Coding) (For Diagnosis Byte and Data Bytes)

Product Folder Links: TMS3705

Copyright © 2023 Texas Instruments Incorporated



# 9 Detailed Description

# 9.1 Power Supply

The device is supplied with 5 V by an external voltage regulator through two supply pins, one for providing the driver current for the antenna and the analog part in front of the digital demodulator and one for supplying the other blocks.

The power supply supplies a power-on reset that brings the control logic into Idle state as soon as the supply voltage drops under a certain value.

In Sleep state, the sum of both supply currents is reduced to 0.2 mA. The base station device falls into Sleep state 100 ms after TXCT has changed to high. When TXCT changes to low or is low, the base station IC immediately goes into and remains in normal operation.

### 9.2 Oscillator

The oscillator generates the clock of the base station IC of which all timing signals are derived. Between its input and output a ceramic resonator is connected that oscillates at a typical frequency of 4 MHz. If a digital clock signal with a frequency of 4 MHz or 2 MHz is supplied to pin OSC1, the signal can be used to generate the internal operation frequency of 16 MHz.

The oscillator block contains a PLL that generates the internal clock frequency of 16 MHz from the input clock signal. The PLL multiplies the input clock frequency depending on the logic state of the input pin F\_SEL by a factor of 4 (F SEL is high) or by a factor of 8 (F SEL is low).

In the Sleep state, the oscillator is off.

### 9.3 Predrivers

The predrivers generate the signals for the four power transistors of the full bridge using the carrier frequency generated by the frequency divider. The gate signals of the P-channel power transistors (active low) have the same width (±1 cycle of the 16 MHz clock), the delay between one P-channel MOSFET being switched off and the other one being switched on is defined to be 12 cycles of the 16-MHz clock. In write mode the first activation of a gate signal after a bit pause is synchronized to the received transponder signal by a phase shift of 180°.

### 9.4 Full Bridge

The full bridge drives the antenna current at the carrier frequency during the charge phase and the active time of the write phase. The minimal load resistance the full bridge sees between its outputs in normal operation at the resonance frequency of the antenna is 43.3  $\Omega$ . When the full bridge is not active, the two driver outputs are switched to ground.

Both outputs of the full bridge are protected independently against short circuits to ground.

In case of an occurring short circuit, the full bridge is switched off in less than 10  $\mu$ s to avoid a drop of the supply voltage. After a delay time of less than 10 ms the full bridge is switched on again to test if the short circuit is still there. An overcurrent due to a resistive short to ground that is higher than the maximum current in normal operation but lower than the current threshold for overcurrent protection does not need to be considered.

### 9.5 RF Amplifier

The RF amplifier is an operational amplifier with a fixed internal voltage reference and a voltage gain of 5 defined by external resistors. The RF amplifier has a high gain-bandwidth product of at least 2 MHz to show a phase shift of less than 16° for the desired signal and to give the possibility to use it as a low-pass filter by adapting additional external components.

The input signal of the RF amplifier is DC coupled to the antenna. The amplitude of the output signal of the RF amplifier is higher than 5 mV peak-to-peak.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

11

### 9.6 Band-Pass Filter and Limiter

The band-pass filter provides amplification and filtering without external components. The lower cut-off frequency is approximately a factor of 2 lower than the average signal frequency of 130 kHz, the higher cut-off frequency is approximately a factor of 2 higher than 130 kHz.

The limiter converts the analog sine-wave signal to a digital signal. The limiter provides a hysteresis depending on the minimal amplitude of its input signal. The duty cycle of its digital output signal is between 40% and 60%. The band-pass filter and the limiter together have a high gain of at least 1000.

### 9.7 Diagnosis

The diagnosis is carried out during the charge phase to detect whether the full bridge and the antenna are working. When the full bridge drives the antenna, the voltage across the coil exceeds the supply voltage so that the voltage at the input of the RF amplifier is clamped by the ESD-protection diodes. For diagnosis, the SENSE pin is loaded on-chip with a switchable resistor to ground so that the internal switchable resistor and the external SENSE resistor form a voltage divider, while the internal resistor is switched off in read mode. When the voltage drop across the internal resistor exceeds a certain value, the diagnosis block passes the frequency of its input signal to the digital demodulator. The frequency of the diagnosis signal is accepted if eight subsequent times can be detected, all with their counter state within the range of 112 to 125, during the diagnosis time (at most 0.1 ms). The output signal is used only during the charge phase, otherwise it is ignored.

When the short-circuit protection switches off one of the full-bridge drivers, the diagnosis also indicates an improper operation of the antenna by sending the same diagnostic byte to the microcontroller as for the other failure mode.

During diagnosis, the antenna drivers are active. In synchronous mode the antenna drivers remain active up to 1 ms after the diagnosis is performed, without any respect to the logic state of the signal at TXCT (thus enabling the microcontroller to clock out the diagnosis byte).

### 9.8 Power-on Reset

The power-on reset generates an internal reset signal to allow the control logic to start up in the defined way.

### 9.9 Frequency Divider

The frequency divider is a programmable divider that generates the carrier frequency for the full-bridge antenna drivers. The default value for the division factor is the value 119 needed to provide the nominal carrier frequency of 134.45 kHz generated from 16 MHz. The resolution for programming the division factor is one divider step that corresponds to a frequency shift of approximately 1.1 kHz. The different division factors needed to cover the range of frequencies for meeting the resonance frequency of the transponder are 114 to 124.

### 9.10 Digital Demodulator

The input signal of the digital demodulator comes from the limiter and is frequency-coded according to the highand low-bit sequence of the transmitted transponder code. The frequency of the input signal is measured by counting the oscillation clock for the time period of the input signal. As the high-bit and low-bit frequencies are specified with wide tolerances, the demodulator is designed to distinguish the high-bit and the low-bit frequency by the shift between the two frequencies and not by the absolute values. The threshold between the high-bit and the low-bit frequency is defined to be 6.5 kHz lower than the measured low-bit frequency and has a hysteresis of ±0.55 kHz.

The demodulator is controlled by the control logic. After the charge phase (that is during read or write phase) it measures the time period of its input signal and waits for the transponder resonance-frequency measurement to determine the counter state for the threshold between high-bit and low-bit frequency. Then the demodulator waits for the occurrence of the start bit. For that purpose, the results of the comparisons between the measured time periods and the threshold are shifted in a 12-bit shift register. The detection of the start bit comes into effect when the contents of the shift register matches a specific pattern, indicating 8 subsequent periods below the threshold immediately followed by 4 subsequent periods above the threshold. A 2-period digital filter is inserted

Product Folder Links: TMS3705

Copyright © 2023 Texas Instruments Incorporated

in front of the 12-bit shift register to make a start bit detection possible in case of a nonmonotonous progression of the time periods during a transition from low- to high-bit frequency.

The bit stream detected by the input stage of the digital demodulator passes a digital filter before being evaluated. After demodulation, the serial bit flow received from the transponder is buffered byte-wise before being sent to the microcontroller by SCI encoding.

### 9.11 Transponder Resonance-Frequency Measurement

During the prebit reception phase, the bits the transponder transmits show the low-bit frequency, which is the resonance frequency of the transponder. The time periods of the prebits are evaluated by the demodulator counter. Based on the counter states, an algorithm is implemented that ensures a correct measurement of the resonance frequency of the transponder:

- 1. A time period of the low-bit frequency has a counter state between 112 and 125.
- 2. The measurement of the low-bit frequency (the average of eight subsequent counter states) is accepted during the write mode, when the eight time periods have counter states in the defined range. The measurement during write mode is started with the falling edge at TXCT using the fixed delay time at which end the full bridge is switched on again.
- 3. The counter state of the measured low-bit frequency results in the average counter state of an accepted measurement and can be used to update the register of the programmable frequency divider.
- 4. The measurement of the low-bit frequency (the average of eight subsequent counter states) is accepted during the read mode, when the eight time periods have counter states in the defined range. The start of the measurement during read mode is delayed to use a stable input signal for the measurement.
- 5. The threshold to distinguish between high-bit and low-bit frequency is calculated to be by a value of 5 or 7 (see hysteresis in threshold) higher than the counter state of the measured low-bit frequency.

### 9.12 SCI Encoder

An SCI encoder performs the data transmission to the microcontroller. As the transmission rate of the transponder is lower than the SCI transmission rate, the serial bit flow received from the transponder is buffered after demodulation and before SCI encoding.

The SCI encoder uses an 8-bit shift register to send the received data byte-wise (least significant bit first) to the microcontroller with a transmission rate of 15.625 kbaud (±1.5 %), 1 start bit (high), 1 stop bit (low), and no parity bit (asynchronous mode indicated by the SYNC bit of the Mode Control register is permanently low). The data bits at the SCIO output are inverted with respect to the corresponding bits sent by the transponder.

The transmission starts after the reception of the start bit. The start byte detection is initialized with the first rising edge. Typical values for the start byte are 81\_H or 01\_H (at SCIO). The start byte is the first byte to be sent to the microcontroller. The transmission stops and the base station returns to the Idle state when TXCT becomes low or 20 ms after the beginning of the read phase. TXCT remains low for at least 128 µs to stop the read phase and less than 900 µs to avoid starting the next transmission cycle.

The SCI encoder also sends the diagnostic byte 2 ms after beginning of the charge phase. In case of a normal operation of the antenna, the diagnostic byte AF\_H is sent. If no antenna oscillation can be measured or if at least one of the full-bridge drivers is switched off due to a detected short circuit, the diagnostic byte FF\_H is sent to indicate the failure mode.

The SCI encoder can be switched into a synchronous data transmission mode by setting the mode control register bit SYNC to high. In this mode, the output SCIO indicates by a high state that a new byte is ready to be transmitted. The microcontroller can receive the 8 bits at SCIO when sending the eight clock signals (falling edge means active) for the synchronous data transmission through pin TXCT to the SCI encoder.

### 9.13 Control Logic

The control logic is the core of the TMS3705 circuit. This circuit contains a sequencer or a state machine that controls the global operations of the base station (see 

9-1). This block has a default mode configuration but can also be controlled by the microcontroller through the TXCT serial input pin to change the configuration and

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



to control the programmable frequency divider. For that purpose a mode control register is implemented in this module that can be written by the microcontroller.



- In SCI synchronous mode, this transition always occurs approximately 3 ms after leaving Idle state. Diagnostic byte transmission is complete before the transition.
- A falling edge on TXCT interrupts the receive phase after a delay of 0.9 ms. TXCT must remain low for at least 128 µs. If TXCT is still low after the 0.9-ms delay, the base station enters the Idle state and then the Diagnosis phase one clock cycle later (see the dotted line marked with "See Note C"). No mode control register can be written, and only the default mode is fully supported in this case. Otherwise, if TXCT returns high and remains high during the delay, the base station stays in Idle state and waits for TXCT to go low (which properly starts a new mode control register programming operation) or waits for 100 ms to enter the Sleep state.
- This transition occurs only in a special case, as described in Note B.
- A falling edge on TXCT interrupts the Sleep state. Only the default mode is fully supported when starting an operation from the Sleep state with only one falling edge on TXCT, because of the 2-ms delay. For proper mode control register programming, TXCT must return to high and remain high during this delay.
- Idle state is the next state in case of undefined states (fail-safe state machine). E.
- Frequency measurement is available for the TMS3705EDRQ1 and TMS3705FDRQ1 only.

### 图 9-1. Operational State Diagram for the Control Logic

The default mode is a read-only mode that uses the default frequency as the carrier frequency for the full bridge. Therefore the mode control register does not need to be written (it is filled with low states), and the communication sequence between microcontroller and base station starts with TXCT being low for a fixed time

Product Folder Links: TMS3705

to initiate the charge phase. When TXCT becomes high again, the module enters the read phase and the data transmission through the SCIO pin to the microcontroller starts.

There is another read-only mode that differs from the default mode only in the writing of the mode control register before the start of the charge phase. The method to fill the mode control register and the meaning of its contents is described in the following paragraphs.

The write-read mode starts with the programming of the mode control register. Then the charge phase starts with TXCT being low for a fixed time. When TXCT becomes high again, the write phase begins in which the data are transmitted from the microcontroller to the transponder through the TXCT pin, the control logic, the predrivers, and the full bridge by amplitude modulation of 100% with a fixed delay time. After the write phase TXCT goes low again to start another charge or program phase. When TXCT becomes high again, the read phase begins.

The contents of the mode control register (see 表 9-1) define the mode and the way that the carrier frequency generated by the frequency divider is selected to meet the transponder resonance frequency as closely as possible.

| 表 9-1. Mode Control Register (7-Bit Register) |       |       |                      |                                                             |  |  |  |  |  |
|-----------------------------------------------|-------|-------|----------------------|-------------------------------------------------------------|--|--|--|--|--|
| BIT                                           |       | RESET | DESCRIPTION          |                                                             |  |  |  |  |  |
| NAME                                          | NO.   | VALUE |                      |                                                             |  |  |  |  |  |
| START_BIT                                     | Bit 0 | 0     | START_BIT = 0        | The start bit is always low and does not need to be stored. |  |  |  |  |  |
| DATA BIT1                                     | Bit 1 | 0     | DATA_BIT[4:1] = 0000 | Microcontroller selects division factor 119                 |  |  |  |  |  |
| DAIA_BITT                                     | DIL I | 0     | DATA_BIT[4:1] = 1111 | Division factor is adapted automatically <sup>(1)</sup>     |  |  |  |  |  |
| DATA BIT2                                     | Bit 2 | 0     | DATA_BIT[4:1] = 0001 | Microcontroller selects division factor 114                 |  |  |  |  |  |
| DAIA_BITZ                                     | Dit 2 | 0     | DATA_BIT[4:1] = 0010 | Microcontroller selects division factor 115                 |  |  |  |  |  |
| DATA BIT3                                     | Bit 3 | 0     |                      |                                                             |  |  |  |  |  |
| DAIA_BITS BITS                                |       | 0     | DATA_BIT[4:1] = 0110 | Microcontroller selects division factor 119                 |  |  |  |  |  |
| DATA BIT4                                     | Bit 4 | 0     |                      |                                                             |  |  |  |  |  |
| DAIA_BIT4                                     | Dit 4 |       | DATA_BIT[4:1] = 1011 | Microcontroller selects division factor 124                 |  |  |  |  |  |
| SCI SYNC                                      | Bit 5 | 0     | SCI_SYNC = 0         | Asynchronous data transmission to the microcontroller       |  |  |  |  |  |
| 301_31NC                                      | Dit 3 | 0     | SCI_SYNC = 1         | Synchronous data transmission to the microcontroller        |  |  |  |  |  |
| RX AFC                                        | Bit 6 | 0     | RX_AFC = 0           | Demodulator threshold is adapted automatically              |  |  |  |  |  |
| IXX_ALC                                       | Dit 0 | 0     | RX_AFC = 1           | Demodulator threshold is defined by DATA_BIT[4:1]           |  |  |  |  |  |
| TEST BIT                                      | Bit 7 | 0     | TEST_BIT = 0         | No further test bytes                                       |  |  |  |  |  |
| TEST_BIT                                      | DIL I | 0     | TEST_BIT = 1         | Further test byte follows for special test modes            |  |  |  |  |  |

The TMS3705EDRQ1 and TMS3705FDRQ1 can adjust the carrier frequency to the transponder resonance frequency automatically by giving the counter state of the transponder resonance-frequency measurement directly to the frequency divider by setting the first 4 bits in high state. The other combinations of the first 4 bits allow the microcontroller to select the default carrier frequency or to use another frequency. The division factor can be selected to be between 114 and 124.

Some bits are included for testability reasons. The default value of these test bits for normal operation is low. Bit 7 (TEST\_BIT) is low for normal operation; otherwise, the base station may enter one of the test modes.

The control logic also controls the demodulator, the SCI encoder, the diagnosis, and the transmission of the diagnosis byte during the charge phase.

The state diagram in 🛭 9-1 shows the general behavior of the state machine (the state blocks drawn can contain more than one state). All given times are measured from the moment when the state is entered if not specified otherwise.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

15

<sup>(1)</sup> Setting is not allowed for TMS3705DDRQ1 and TMS3705GDRQ1.



### 9.14 Test Pins

The IC has an analog test pin A\_TST for the analog part of the receiver. The digital output pin D\_TST is used for testing the internal logic. Connecting both pins is not required.

English Data Sheet: SCBS881



# 10 Applications, Implementation, and Layout

### 备注

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

# 10.1 Application Diagram

图 10-1 shows a typical application diagram.



Copyright © 2016, Texas Instruments Incorporated

图 10-1. Application Diagram

表 10-1 lists the bill of materials for the application in 图 10-1.

表 10-1. Bill of Materials (BOM)

| COMPONENT | COMPONENT VALUE COMMENTS |                                                                                                 |  |  |  |  |  |  |  |
|-----------|--------------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| R1        | <b>47 k</b> Ω            |                                                                                                 |  |  |  |  |  |  |  |
| R2        | 150 k Ω                  |                                                                                                 |  |  |  |  |  |  |  |
| L1        | 422 µH at 134 kHz        | Sumida part number: Vogt 581 05 042 40                                                          |  |  |  |  |  |  |  |
| C1        | 3.3 nF                   | NPO , COG (high Q types). Voltage rating must be 100 V or higher depending on Q factor.         |  |  |  |  |  |  |  |
| C2        | 220 pF                   | NPO                                                                                             |  |  |  |  |  |  |  |
| C3        | 220 pF                   | NPO                                                                                             |  |  |  |  |  |  |  |
| C4        | 22 µF                    | Low ESR                                                                                         |  |  |  |  |  |  |  |
| Q1        | 4-MHz resonator          | muRata part number: CSTCR4M00G55B-R0. See resonator data sheet (load capacitance is important). |  |  |  |  |  |  |  |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

# 11 Device and Documentation Support

## 11.1 Getting Started and Next Steps

RFID products from TI provide the ultimate solution for a wide range of applications. With its patented HDX technology, TI RFID offers unmatched performance in read range, read rate and robustness. For more information, see Overview for NFC / RFID.

### 11.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of devices. Each device has one of three prefixes: X, P, or null (no prefix) (for example, *TMS3705*).

Device development evolutionary flow:

- **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow.
- **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications.

**null** Production version of the silicon die that is fully qualified.

X and P devices are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

Production devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected enduse failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, *D*). 

11-1 provides a legend for reading the complete device name.

For orderable part numbers of *TMS3705* devices in the *D* package types, see the *Package Option Addendum* in † 12, the TI website, or contact your TI sales representative.



| Family        | TMS3705 = Transponder base station IC                  |  |  |  |  |
|---------------|--------------------------------------------------------|--|--|--|--|
| Revision      | A1, B, C, D = Silicon revision                         |  |  |  |  |
| Packaging     | http://www.ti.com/packaging                            |  |  |  |  |
| Tape and Reel | R = Large reel                                         |  |  |  |  |
| Qualification | G4 = Green (RoHS and no Sb, Br)<br>Q1 = Q100 Qualified |  |  |  |  |

图 11-1. Device Nomenclature

Product Folder Links: TMS3705

Copyright © 2023 Texas Instruments Incorporated



### 11.3 Tools and Software

### **Design Kits and Evaluation Modules**

Low-Frequency Demo Reader

The ADR2 Evaluation Kit contains a low-frequency reader required to evaluate and operate the TI Car Access products. The kit comes with a reader base board, LF antenna, and a USB-RS232 adapter. Together with the PC software available online, all functions of the reader can be controlled and all automotive transponders, remote keyless entry, and passive entry devices can be addressed. Operation of transponder functions and also passive entry communication is supported by the same system without component changes.

PaLFI, Passive Low-Frequency Evaluation Kit TMS37157

The PaLFI Evaluation kit contains all components required to evaluate and operate the TMS37157. The kit comes with an eZ430 MSP430F1612 USB development stick, and an MSP430 target board including an MSP430F2274 plus the TMS37157 PaLFI. A battery board for active operation in addition to an RFID base station reader/writer provide the infrastructure for various evaluation setups.

### 11.4 Documentation Support

The following documentation describes the transponder, related peripherals, and other technical collateral.

### **Receiving Notification of Document Updates**

To receive notification of documentation updates—including silicon errata—go to the TMS3705 product folder. In the upper right corner, click the "Alert me" button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

### **Application Reports**

Resonant Trimming Sequence

This application report presents an efficient and precise method on how to achieve the desired resonant frequency of configuring the trim array with only a few iterations and measuring the resonant frequency.

TMS3705 Range Extender Power Solution Using UCC27424-Q1

This application report provides supplementary information about the TI 134.2-kHz RFID Base Station IC TMS3705x in combination with an external driver IC. In particular, the document shows a low cost and easy-to-implement solution to improve the communication distance between the transaction processor (TRP) and the Reader unit.

TMS3705 Passive Antenna Solution

The TI low-frequency transponder technology provides the possibility to use a simple passive antenna in combination with various antenna cable lengths. This solution significantly reduces system costs because the active part of the transceiver can be added to the already existing host system; for example, the body control module (BCM) of a vehicle.

Integrated TIRIS RF Module TMS3705A Introduction to Low Frequency Reader

A TIRIS setup consists of one or more Transponders and a Reader. The Reader described in this application note normally contains the Reader Antenna, the RF Module and the Control Module.

### **More Literature**

Wireless Connectivity Tri-fold Overview

At TI, we are committed to delivering a broad portfolio of wireless connectivity solutions which consume the lowest power and are the easiest to use. With TI innovation supporting your designs, you can share, monitor and manage data wirelessly for applications in wearables, home and building automation, manufacturing, smart cities, healthcare and automotive.

Product Folder Links: TMS3705

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

19



MSP430<sup>™</sup> Ultra-Low-Power MCUs and TI-RFid Devices

The TI portfolio of MSP430 microcontrollers and TI-RFid devices is an ideal fit for low-power, robust RFID reader and transponder solutions. Together, MSP430 and TI-RFid devices help RF designers achieve low power consumption, best-in-class read range and reliable performance at a competitive price.

### 11.5 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

### 11.6 Trademarks

TI-RFid<sup>™</sup>, MSP430<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.7 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 11.8 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

Copyright © 2023 Texas Instruments Incorporated

Product Folder Links: TMS3705



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | ( )      | .,            |                |                       | (-)  | (4)                           | (5)                        |              | (-,              |
| TMS3705EDRQ1          | Obsolete | Production    | SOIC (D)   16  | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | TMS3705EQ1       |
| TMS3705FDRQ1          | Active   | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TMS3705FQ1       |
| TMS3705FDRQ1.A        | Active   | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TMS3705FQ1       |
| TMS3705GDRQ1          | Active   | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TMS3705GQ1       |
| TMS3705GDRQ1.A        | Active   | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TMS3705GQ1       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMS3705FDRQ1 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TMS3705GDRQ1 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMS3705FDRQ1 | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| TMS3705GDRQ1 | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月