











TMUX154E

ZHCSHK9-FEBRUARY 2018

## 具有关断保护和 ESD 保护功能的 TMUX154E 低电容双通道 2:1 开关

## 1 特性

- V<sub>CC</sub> 工作电压为 3V 至 4.3V
- I/O 引脚可耐受电压高达 5.25V 的电压
- 兼容 1.8V 控制逻辑
- R<sub>ON</sub> = 10Ω (最大值)
- ΔR<sub>ON</sub> = 0.35Ω (典型值)
- C<sub>io(ON)</sub> = 7.5pF (典型值)
- 低功耗(最大值为 1uA)
- -3dB 带宽 = 900MHz (典型值)
- 闩锁性能超过 100mA,符合 JESD 78 II 类规范 <sup>(1)</sup>
- 静电放电 (ESD) 性能测试符合 JESD 22 标准
  - 8000V 人体放电模型 (A114-B, Ⅱ 类)
  - 1000V 充电器件模型 (C101)
- ESD 性能 I/O 端口接地 (2)
  - 15000V 人体放电模型
- (1) EN 和 SEL 输入除外
- (2) 除标准 HBM 测试(A114-B,II 类)外还执行了高压 HBM 测试,仅适用于进行接地测试的 I/O 端口。

## 2 应用

- 便携式电子产品
- 打印机和其他外设
- 电子销售终端
- 楼宇自动化
- 服务器

## 3 说明

TMUX154E 是一款高带宽 2:1 开关,专门针对限制 I/O 的应用中的 高速信号开关 进行设计。此开关具有较宽的带宽 (900MHz),这一特性使得信号传递具有最少的边缘失真和相位失真。此开关为双向开关,高速信号衰减极少或者没有。它能实现低位间偏移和高通道间噪声隔离。

TMUX154E 在所有引脚上集成了 ESD 保护单元,采用微型 UQFN 封装 (1.8mm  $\times$  1.4mm) 或 VSSOP 封装,自然通风条件下的工作温度范围为  $-40^{\circ}$ C 至 85° C。

#### 器件信息(1)

| 器件型号      | 封装         | 封装尺寸(标称值)       |
|-----------|------------|-----------------|
| TMILVAEAE | VSSOP (10) | 3.00mm × 3.00mm |
| TMUX154E  | UQFN (10)  | 1.80mm x 1.40mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。



Copyright © 2018, Texas Instruments Incorporated



## 目录

| 1 | 特性1                                    |    | 8.3 Feature Description        | 12 |
|---|----------------------------------------|----|--------------------------------|----|
| 2 | 应用 1                                   |    | 8.4 Device Functional Modes    | 12 |
| 3 | 说明 1                                   | 9  | Application and Implementation | 13 |
| 4 | 修订历史记录 2                               |    | 9.1 Application Information    | 13 |
| 5 | Pin Configuration and Functions        |    | 9.2 Typical Application        | 13 |
| 6 | Specifications 4                       | 10 | Power Supply Recommendations   | 15 |
| Ü | 6.1 Absolute Maximum Ratings           | 11 | Layout                         | 15 |
|   | 6.2 ESD Ratings                        |    | 11.1 Layout Guidelines         | 15 |
|   | 6.3 Recommended Operating Conditions   |    | 11.2 Layout Example            | 16 |
|   | 6.4 Thermal Information                | 12 | 器件和文档支持                        | 17 |
|   | 6.5 Electrical Characteristics         |    | 12.1 文档支持                      | 17 |
|   | 6.6 Dynamic Electrical Characteristics |    | 12.2 接收文档更新通知                  | 17 |
|   | 6.7 Switching Characteristics          |    | 12.3 社区资源                      | 17 |
|   | 6.8 Typical Characteristics            |    | 12.4 商标                        | 17 |
| 7 | Parameter Measurement Information 8    |    | 12.5 静电放电警告                    | 17 |
| 8 | Detailed Description 12                |    | 12.6 Glossary                  |    |
| - | 8.1 Overview                           | 13 | 机械、封装和可订购信息                    | 18 |
|   | 8.2 Functional Block Diagram           |    |                                |    |

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期        | 修订版本 | 说明     |
|-----------|------|--------|
| 2018 年2 月 | *    | 初始发行版。 |



## 5 Pin Configuration and Functions



## **Pin Functions**

|      | PIN  |       | I/O | DESCRIPTION                                                   |
|------|------|-------|-----|---------------------------------------------------------------|
| NAME | UQFN | VSSOP | 1/0 | DESCRIPTION                                                   |
| A0   | 1    | 2     | I/O | signal noth nort 0                                            |
| В0   | 7    | 8     | I/O | signal path port 0                                            |
| Α    | 3    | 4     | I/O | Common signal path                                            |
| В    | 5    | 6     | I/O | Common signal path                                            |
| A1   | 2    | 3     | I/O | signal noth nort 1                                            |
| B1   | 6    | 7     | I/O | signal path port 1                                            |
| EN   | 8    | 9     | 1   | EN = 0 Enable<br>EN = 1 Disable                               |
| SEL  | 10   | 1     | I   | Select input:<br>SEL = 0 A,B to A0,B0<br>SEL = 1 A,B to A1,B1 |
| GND  | 4    | 5     | _   | Ground                                                        |
| VCC  | 9    | 10    | _   | Voltage supply                                                |

# TEXAS INSTRUMENTS

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (see (1) (2))

|                                                   |                             |                      | MIN  | MAX            | UNIT |
|---------------------------------------------------|-----------------------------|----------------------|------|----------------|------|
| $V_{CC}$                                          | Supply voltage              |                      | -0.5 | 7              | V    |
| $V_{SEL}, V_{\overline{EN}}$                      | Control input voltage       |                      | -0.5 | 7              | V    |
| \/                                                | Signal path I/O valtage     | V <sub>CC</sub> > 0  | -0.5 | $V_{CC} + 0.3$ | V    |
| V <sub>I/O</sub> Signal path I/O voltage          | Signal patri i/O voltage    | $V_{CC} = 0$         | -0.5 | 5.25           | V    |
| I <sub>IK</sub>                                   | Control input clamp current | V <sub>IN</sub> < 0  |      | -50            | mA   |
| I <sub>I/OK</sub>                                 | I/O port clamp current      | V <sub>I/O</sub> < 0 |      | -50            | mA   |
| I <sub>I/O</sub>                                  | ON-state switch current     |                      |      | ±64            | mA   |
| Continuous current through V <sub>CC</sub> or GND |                             |                      | ±100 | mA             |      |
| T <sub>stg</sub>                                  | stg Storage temperature     |                      | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground, unless otherwise specified.

## 6.2 ESD Ratings

|                    |                         |                                                                     |                 | VALUE  | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-----------------|--------|------|
|                    |                         | Human body model (HBM),                                             | All pins        | ±8000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | per ANSI/ESDA/JEDEC JS-001 (1)                                      | I/O port to GND | ±15000 | V    |
|                    |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) |                 | ±1000  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

See (1).

|                                                  |                                 |                                | MIN             | MAX      | UNIT |
|--------------------------------------------------|---------------------------------|--------------------------------|-----------------|----------|------|
| $V_{CC}$                                         | Supply voltage                  |                                | 3               | 4.3      | V    |
| V Lligh lovel control input voltage              |                                 | V <sub>CC</sub> = 3 V to 3.6 V | 1.3             | $V_{CC}$ | W    |
| V <sub>IH</sub> High-level control input voltage | V <sub>CC</sub> = 4.3 V         | 1.7                            | V <sub>CC</sub> | V        |      |
| .,                                               |                                 | V <sub>CC</sub> = 3 V to 3.6 V | 0               | 0.5      | V    |
| $V_{IL}$                                         | Low-level control input voltage | $V_{CC} = 4.3 \text{ V}$       | 0               | 0.7      | V    |
| $V_{I/O}$                                        | Data input/output voltage       |                                | 0               | $V_{CC}$ | V    |
| T <sub>A</sub>                                   | Operating ambient temperature   |                                | -40             | 85       | °C   |

All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to Implications of Slow or Floating CMOS Inputs (SCBA004).

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.4 Thermal Information

|                      |                                              | TMU     | TMUX154E   |      |  |
|----------------------|----------------------------------------------|---------|------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                |         | RSW (UQFN) | UNIT |  |
|                      |                                              | 10 PINS | 10 PINS    |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 203.1   | 114.5      | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 88.7    | 64.7       | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 123.0   | 21.0       | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 21.2    | 1.9        | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 121.6   | 21.0       | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)(1)

|                                                   | PARAMETER                                                                            | TEST CONDITIONS                                                                                                                                                                                 | MIN TYP <sup>(2)</sup> | MAX | UNIT |
|---------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|
| I <sub>SEL</sub> , I <sub>EN</sub>                | Control inputs                                                                       | V <sub>CC</sub> = 4.3 V, 0 V, V <sub>SEL</sub> ,V <sub>EN</sub> = 0 to 4.3 V                                                                                                                    |                        | ±1  | μА   |
| l <sub>OZ</sub>                                   | OFF-state leakage current <sup>(3)</sup>                                             | $V_{CC}$ = 4.3 V, $V_{O}$ = 0 to 3.6 V, $V_{I}$ = 0, Switch OFF                                                                                                                                 |                        | ±1  | μΑ   |
| I <sub>OFF</sub>                                  | Powered off leakage current                                                          | $ \begin{vmatrix} V_{CC} = 0 \text{ V}, \text{ V}_{An,Bn} = 0 \text{ V}, \text{ V}_{A,B} = 0 \text{ V to } 4.3 \\ \text{V}, \\ \text{V}_{SEL} \text{ , V}_{EN} = \text{V}_{CC} \text{ or GND} $ |                        | ±2  | μА   |
| I <sub>CC</sub>                                   | Supply current                                                                       | $V_{CC} = 4.3 \text{ V}, I_{I/O} = 0,$<br>Switch ON or OFF                                                                                                                                      |                        | 1   | μΑ   |
| ΔI <sub>CC</sub> (4)                              | Difference of supply current due to control input voltage not V <sub>CC</sub> or GND | V <sub>CC</sub> = 4.3 V, V <sub>SEL</sub> V <sub>EN</sub> = 2.6 V                                                                                                                               |                        | 10  | μΑ   |
| $\begin{array}{c} C_{SEL}, \\ C_{EN} \end{array}$ | Control inputs digital input capacitance                                             | $V_{CC} = 0 \text{ V},$ $V_{SEL}V_{EN} = V_{CC} \text{ or GND}$                                                                                                                                 | 1                      |     | pF   |
| C <sub>I/O(OFF)</sub>                             | OFF-state input capacitance                                                          | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 3.3 V or 0, Switch OFF                                                                                                                                            | 2                      |     | pF   |
| C <sub>I/O(ON)</sub>                              | ON-state input capacitance                                                           | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 3.3 V or 0,<br>Switch ON                                                                                                                                          | 7.5                    |     | pF   |
| R <sub>ON</sub>                                   | ON-state resistance (5)                                                              | $V_{CC} = 3 \text{ V}, V_{I} = 0.4, I_{O} = -8 \text{ mA}$                                                                                                                                      | 6                      | 10  | Ω    |
| $\Delta R_{ON}$                                   | ON-state resistance match between channels                                           | $V_{CC} = 3 \text{ V}, V_{I} = 0.4, I_{O} = -8 \text{ mA}$                                                                                                                                      | 0.35                   |     | Ω    |
| r <sub>on(flat)</sub>                             | ON-state resistance flatness                                                         | $V_{CC} = 3 \text{ V}, V_{I} = 0 \text{ V or } 1 \text{ V}, I_{O} = -8 \text{ mA}$                                                                                                              | 2                      |     | Ω    |

 $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data I/O pins A, B, An, and Bn. All typical values are at  $V_{CC} = 3.3$  V (unless otherwise noted),  $T_A = 25^{\circ}$ C. For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current. This is the increase in supply current for each digital control input that is supplied with a voltage other than  $V_{CC}$  or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the type (A or P) terminals determined by the lower of the voltages of the two (A or B) terminals.

# TEXAS INSTRUMENTS

## 6.6 Dynamic Electrical Characteristics

over operating range,  $T_A = -40$ °C to 85°C,  $V_{CC} = 3.3 \text{ V} \pm 10$ %, GND = 0 V

|                   | PARAMETER         | TEST CONDITIONS                                                       | TYP <sup>(1)</sup> | UNIT |
|-------------------|-------------------|-----------------------------------------------------------------------|--------------------|------|
| X <sub>TALK</sub> | Crosstalk         | $R_L$ = 50 Ω, f = 1 MHz, See $\boxed{8}$ 6                            | -97                | dB   |
| O <sub>ISO</sub>  | OFF isolation     | $R_L$ = 50 Ω, f = 1 MHz, See $\  \  \  \  \  \  \  \  \  \  \  \  \ $ | -85                | dB   |
| BW                | Bandwidth (-3 dB) | $R_L$ = 50 Ω, $C_L$ = 5 pF, See $\boxed{8}$ 7                         | 900                | MHz  |

(1) For Max or Min conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type.

## 6.7 Switching Characteristics

over operating range,  $T_A = -40$  °C to 85 °C,  $V_{CC} = 3.3$  V  $\pm$  10%, GND = 0 V

|                    | PARAMETER                                                                                   | TEST CONDITIONS                                         | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>pd</sub>    | Propagation delay <sup>(2)</sup> (3)                                                        | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See $8$           |     | 0.25               |     | ns   |
| t <sub>ON</sub>    | Line enable time, SEL to A, B, An, or Bn                                                    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , See $4$              |     |                    | 30  | ns   |
| t <sub>OFF</sub>   | Line disable time, SEL to A, B, An, or Bn                                                   | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See $4$           |     |                    | 25  | ns   |
| t <sub>ON</sub>    | Line enable time, $\overline{\text{OE}}$ to A, B, An, or Bn                                 | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See $\boxed{8}$ 4 |     |                    | 30  | ns   |
| t <sub>OFF</sub>   | Line disable time, $\overline{OE}$ to A, B, An, or Bn                                       | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See $4$           |     |                    | 25  | ns   |
| t <sub>SK(O)</sub> | Output skew between center port to any other port (2)                                       | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See $\ 9$         |     |                    | 50  | ps   |
| t <sub>SK(P)</sub> | Skew between opposite transitions of the same output $\left(t_{PHL} - t_{PLH}\right)^{(2)}$ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See $\boxed{8}$ 9 |     |                    | 20  | ps   |

<sup>(1)</sup> For Max or Min conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type.

<sup>(2)</sup> Specified by design

<sup>(3)</sup> The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. Since this time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagational delay to the system. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side.



## 6.8 Typical Characteristics



## TEXAS INSTRUMENTS

## 7 Parameter Measurement Information



Copyright © 2018, Texas Instruments Incorporated

- (1) All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r < 5$  ns,  $t_f < 5$  ns.
- (2) C<sub>L</sub> includes probe and jig capacitance.

## 图 4. Turn-On $(t_{ON})$ and Turn-Off Time $(t_{OFF})$



Channel OFF: A to A0  $V_{SEL} = V_{CC}$ 

Network Analyzer Setup

Source Power = 0 dBm (632-mV P-P at  $50-\Omega \text{ load}$ )

Copyright © 2018, Texas Instruments Incorporated

DC Bias = 350 mV

## 图 5. OFF Isolation (O<sub>ISO</sub>)



Channel ON: A0 to A
Channel OFF: A1 to A
V<sub>SEL</sub> = V<sub>CC</sub>

Network Analyzer Setup

Source Power = 0 dBm
(632-mV P-P at 50-Ωload)

DC Bias = 350 mV

Copyright © 2018, Texas Instruments Incorporated

图 6. Crosstalk (X<sub>TALK</sub>)



ZHCSHK9-FEBRUARY 2018 www.ti.com.cn

## Parameter Measurement Information (接下页)



Copyright © 2018, Texas Instruments Incorporated

## 图 7. Bandwidth (BW)



版权 © 2018, Texas Instruments Incorporated



## Parameter Measurement Information (接下页)



Pulse Skew t<sub>SK(P)</sub>



Output Skew t<sub>SK(P)</sub>

图 9. Skew Test



## Parameter Measurement Information (接下页)





Copyright © 2018, Texas Instruments Incorporated

## 图 10. ON-State Resistance (R<sub>ON</sub>)



OFF-State Leakage Current Channel OFF V<sub>SEL</sub> = V<sub>IH</sub> or V<sub>CC</sub>

Copyright © 2018, Texas Instruments Incorporated

图 11. OFF-State Leakage Current

图 12. Capacitance



V<sub>BIAS</sub> = V<sub>CC</sub> or GND

 $V_{SEL} = V_{CC}$  or GND

Capacitance is measured at A0, A1, A and SEL inputs during on and off conditions

Copyright © 2018, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

## 8 Detailed Description

#### 8.1 Overview

The TMUX154E is a high-bandwidth switch specially designed for the switching and isolating of high-speed signals in systems with limited I/Os. The wide bandwidth (900 MHz) of this switch allows signals to pass with minimum edge and phase distortion. The device multiplexes differential or single ended signals from a single device to one of two corresponding outputs or from two different different devices to one single output. The switch is bidirectional and offers little or no attenuation of the high-speed signals. It is designed for low bit-to-bit skew and high channel-to-channel noise isolation.

## 8.2 Functional Block Diagram



Copyright © 2018, Texas Instruments Incorporated

#### 8.3 Feature Description

The TMUX154E has an enable pin  $\overline{\text{EN}}$  that can place the signal paths in high impedance. This allows the user to isolate the signal path when it is not in use and consume less current.

#### 8.4 Device Functional Modes

The device functional modes are shown in 表 1.

表 1. Truth Table

| SEL | EN | FUNCTION   |
|-----|----|------------|
| X   | Н  | Disconnect |
| L   | L  | A = A0     |
|     |    | B= B0      |
| Н   | L  | A = A1     |
|     |    | B = B1     |

ZHCSHK9-FEBRUARY 2018 www.ti.com.cn

## **Application and Implementation**

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

There are many applications in which processors and microcontrollers have a limited number of I/Os. The TMUX154E solution can effectively expand the limited number of I/Os by switching between multiple signal paths in order to interface them to a single processor or microcontroller. TMUX154E can also be used to connect a single microcontroller to two signal paths.

## 9.2 Typical Application



图 13. Application Diagram

#### 9.2.1 Design Requirements

TI recommends that the digital control pins SEL and  $\overline{\rm EN}$  be pulled up to  $V_{\rm CC}$  or down to GND to avoid undesired switch positions that could result from the floating pin.

#### 9.2.2 Detailed Design Procedure

The TMUX154E can be properly operated without any external components. However, it is recommended that unused pins be connected to ground through a 50- $\Omega$  resistor to prevent signal reflections back into the device.



## Typical Application (接下页)

## 9.2.3 Application Curves



图 14. Bandwidth

## 10 Power Supply Recommendations

TI recommends placing a bypass capacitor as close as possible to the supply pin  $V_{CC}$  to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

## 11 Layout

## 11.1 Layout Guidelines

Place supply bypass capacitors as close to  $V_{CC}$  pin as possible and avoid placing the bypass caps near the signal traces.

The high-speed traces should always be of equal length and must be no more than 4 inches; otherwise, the eye diagram performance may be degraded.

Route the high-speed signals using a minimum of vias and corners which will reduce signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the transmission line of the signal and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route signal traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices, or IC's that use or duplicate clock signals.

Avoid stubs on the high-speed signals because they cause signal reflections.

Route all high-speed signal traces over continuous planes (VCC or GND), with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

For high frequency systems, a printed circuit board with at least four layers is recommended: two signal layers separated by a ground layer and a power layer. The majority of signal traces should run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see *High Speed Layout Guidelines* (SCAA082)

## 11.2 Layout Example



图 15. Layout Recommendation



## 12 器件和文档支持

#### 12.1 文档支持

#### 12.1.1 相关文档

如需相关文档,请参阅:

- 《CMOS 输入缓慢变化或悬空的影响》, SCBA004
- 《高速布局指南》, SCAA082

## 12.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 12.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

## 12.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

▲ **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# TEXAS INSTRUMENTS

## 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| TMUX154EDGSR          | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | NIPDAUAG   SN                 | Level-1-260C-UNLIM         | -40 to 85    | 1A6          |
| TMUX154EDGSR.B        | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | 1A6          |
| TMUX154ERSWR          | Active | Production    | UQFN (RSW)   10  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BXV          |
| TMUX154ERSWR.B        | Active | Production    | UQFN (RSW)   10  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BXV          |
| TMUX154ERSWRG4        | Active | Production    | UQFN (RSW)   10  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BXV          |
| TMUX154ERSWRG4.B      | Active | Production    | UQFN (RSW)   10  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BXV          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX154EDGSR   | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| TMUX154ERSWR   | UQFN            | RSW                | 10 | 3000 | 180.0                    | 8.4                      | 1.7        | 2.1        | 0.7        | 4.0        | 8.0       | Q1               |
| TMUX154ERSWRG4 | UQFN            | RSW                | 10 | 3000 | 180.0                    | 8.4                      | 1.7        | 2.1        | 0.7        | 4.0        | 8.0       | Q1               |

www.ti.com 30-Jul-2025



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUX154EDGSR   | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |
| TMUX154ERSWR   | UQFN         | RSW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TMUX154ERSWRG4 | UQFN         | RSW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This package complies to JEDEC MO-288 variation UDEE, except minimum package height.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月