









**TPS1653** 

ZHCSNE6 - AUGUST 2021

## TPS16530 58 V、4.5 A 电子保险丝(带脉冲电流支持),用于负载瞬态

### 1 特性

- 工作电压为 4.5V 至 58V, 绝对最大值为 67V
- 集成式 58V、31mΩ R<sub>ON</sub> 热插拔 FET
- 可调节电流限值: 0.6A 至 4.5A (±7%)
- 在 56V 电压下工作时提供符合 IPC9592B 标准的间 隙 (20 引脚 HTSSOP)
- 2x 脉冲电流支持,用于负载瞬态
- 低静态电流,关断时为 21µA
- 精度为±2%的可调节 UVLO 切断
- 可调节输出压摆率控制,用于实现浪涌电流限制
  - 通过在器件加电期间进行热调节,为大型及未知 电容负载充电
- 电源正常输出 (PGOOD)
- 可选过流故障响应选项(自动重试和闭锁模式)
- 模拟电流监控器 (IMON) 输出 (± 6%)
- 采用易于使用的 20 引脚 HTSSOP 和 24 引脚 VQFN 封装

### 2 应用

- 在电信无线电中提供功率放大器保护
- 医疗设备
- 火警控制面板
- 工业打印机



### 3 说明

TPS16530 是一款易于使用的正 58V、

4.5A 电子保险丝,具有一个  $31m\Omega$  的集成 FET,不仅 提供对负载、电源和电子保险丝本身的保护以及可调特 性,例如精确的过流保护、快速短路保护、输出压摆率 控制和欠压锁定,还可以使用 PGOOD 来启用和禁用 下游直流/直流转换器控制。

借助使能引脚,可以从外部控制内部 FET 的启用和禁 用。关断引脚可用于将器件置于低功耗关断模式。为实 现系统状态监视和下游负载控制,该器件提供了故障和 精确的电流监视器输出。MODE 引脚可用于在两种限 流故障响应(闭锁自动重试)之间灵活地对器件进行配 置。

这些器件采用 20 引脚 HTSSOP

和 24 引脚 VQFN 封装,并且额定工作温度范围为 -40°C 至 +125°C。

### 器件信息(1)

| 器件型号     | 封装          | 封装尺寸(标称值)       |
|----------|-------------|-----------------|
| TPS16530 | VQFN (24)   | 4.00mm × 4.00mm |
| TPS16530 | HTSSOP (20) | 6.50mm x 4.40mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



脉冲电流支持



### **Table of Contents**

| 1 特性                                 | 1  | 9 Application and Implementation        | 22               |
|--------------------------------------|----|-----------------------------------------|------------------|
| 2 应用                                 |    | 9.1 Application Information             |                  |
| - <i>—,-,-</i><br>3 说明               |    | 9.2 Typical Application                 | 22               |
| 4 Revision History                   |    | 9.3 System Examples                     |                  |
| 5 Pin Configuration and Functions    |    | 10 Power Supply Recommendations         | <mark>2</mark> 6 |
| 6 Specifications                     |    | 10.1 Transient Protection               | 26               |
| 6.1 Absolute Maximum Ratings         |    | 11 Layout                               |                  |
| 6.2 ESD Ratings                      |    | 11.1 Layout Guidelines                  | 28               |
| 6.3 Recommended Operating Conditions |    | 11.2 Layout Example                     | 29               |
| 6.4 Thermal Information              |    | 12 Device and Documentation Support     | <mark>3</mark> 1 |
| 6.5 Electrical Characteristics       | 6  | 12.1 Documentation Support              | 31               |
| 6.6 Timing Requirements              |    | 12.2 接收文档更新通知                           | 31               |
| 6.7 Typical Characteristics          |    | 12.3 支持资源                               | 31               |
| 7 Parameter Measurement Information  |    | 12.4 Trademarks                         | 31               |
| 8 Detailed Description               | 12 | 12.5 Electrostatic Discharge Caution    | 31               |
| 8.1 Overview                         |    | 12.6 术语表                                | 31               |
| 8.2 Functional Block Diagram         | 13 | 13 Mechanical, Packaging, and Orderable |                  |
| 8.3 Feature Description              | 13 | Information                             | 31               |
| 8.4 Device Functional Modes          |    |                                         |                  |
|                                      |    |                                         |                  |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| DATE        | REVISION | NOTES           |
|-------------|----------|-----------------|
| August 2021 | *        | Initial Release |



### **5 Pin Configuration and Functions**



图 5-1. TPS16530 RGE Package 24-Pin VQFN Top View

图 5-2. TPS16530 PWP Package 20-Pin HTSSOP Top View

表 5-1. Pin Functions

|      | PIN  |        |      |                                                                                                                                                                                                                                         |
|------|------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | TP   | S16530 | TYPE | DESCRIPTION                                                                                                                                                                                                                             |
| NAME | VQFN | HTSSOP | _    |                                                                                                                                                                                                                                         |
|      | 1    | 1      |      |                                                                                                                                                                                                                                         |
| IN   | 2    | 2      | P    | Power Input. Connects to the DRAIN of the internal FET.                                                                                                                                                                                 |
|      | _    | 3      |      |                                                                                                                                                                                                                                         |
| P_IN | 5    | 4      | Р    | Supply voltage of the device. Always connect P_IN to IN directly.                                                                                                                                                                       |
| UVLO | 6    | 6      | I    | Input for setting the programmable undervoltage lockout threshold. An undervoltage event turns off the internal FET and asserts FLT to indicate the power-failure. If not used, this pin can be connected to IN or P_IN.                |
| EN   | 7    | 8      | ı    | Active low enable pin. If not used, this pin can be connected to GND. Do not leave this pin open or floating.                                                                                                                           |
| GND  | 8    | 9      | _    | Connect GND to system ground                                                                                                                                                                                                            |
| dVdT | 9    | 10     | I/O  | A capacitor from this pin to GND sets output voltage slew rate. Leaving this pin floating enables device power up in thermal regulation resulting in fast output charge. See the <i>Hot Pug-In and In-Rush Current Control</i> section. |
| ILIM | 10   | 11     | I/O  | A resistor from this pin to GND sets the overload limit. See <i>Overload and Short Circuit Protection</i> section.                                                                                                                      |
| MODE | 11   | 12     | ı    | Mode selection pin for Overload fault response. See the <i>Device Functional Modes</i> section.                                                                                                                                         |
| SHDN | 12   | 13     | 1    | Shutdown pin. Pulling SHDN low makes the device to enter into low power shutdown mode. Cycling SHDN pin voltage resets the device that has latched off due to a fault condition.                                                        |
| IMON | 13   | 14     | 0    | Analog current monitor output. This pin sources a scaled down ratio of current through the internal FET. A resistor from this pin to GND converts current to proportional voltage. If unused, leave this pin floating.                  |
| FLT  | 14   | 15     | 0    | Fault event indicator. It is an open drain output. If unused, leave floating or connect to GND.                                                                                                                                         |



### 表 5-1. Pin Functions (continued)

|           | PIN         |        |      |                                                                                                                                                                                                                             |  |  |
|-----------|-------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME      | TP          | S16530 | TYPE | DESCRIPTION                                                                                                                                                                                                                 |  |  |
| NAME      | VQFN HTSSOP |        |      |                                                                                                                                                                                                                             |  |  |
| PGOOD     | 16          | 16     | 0    | Active High. A high indicates that the internal FET is enhanced. PGOOD goes low when the internal FET is turned OFF during a fault or when SHDN is pulled low. If PGOOD is unused then connect to GND or leave it floating. |  |  |
|           | 17          | 18     |      |                                                                                                                                                                                                                             |  |  |
| OUT       | 18          | 19     | Р    | Power Output of the device                                                                                                                                                                                                  |  |  |
|           | _           | 20     |      |                                                                                                                                                                                                                             |  |  |
|           | 3           | 5      |      |                                                                                                                                                                                                                             |  |  |
|           | 4           | 7      |      |                                                                                                                                                                                                                             |  |  |
|           | 15          | 17     |      |                                                                                                                                                                                                                             |  |  |
|           | 19          | _      |      |                                                                                                                                                                                                                             |  |  |
| N.C       | 20          | _      | _    | Internally Not connected. Can be connected to other pins (P_IN, OUT, GND) for enhanced thermal performance.                                                                                                                 |  |  |
|           | 21          | _      |      | is diffused themal performance.                                                                                                                                                                                             |  |  |
|           | 22          | _      | 1    |                                                                                                                                                                                                                             |  |  |
|           | 23          | _      | 1    |                                                                                                                                                                                                                             |  |  |
|           | 24          | _      | 1    |                                                                                                                                                                                                                             |  |  |
| PowerPAD™ | 1           | •      | _    | Connect the PowerPAD to GND plane for heat sinking. Do not use the PowerPAD as the only electrical connection to GND.                                                                                                       |  |  |



### **6 Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                                               |                                | MIN   | MAX                | UNIT |
|-------------------------------------------------------------------------------|--------------------------------|-------|--------------------|------|
| IN, P_IN, OUT, UVLO, FLT, PGOOD                                               | Input Voltage                  | - 0.3 | 67                 | V    |
| EN, dVdT, IMON, MODE, SHDN, ILIM                                              | Input Voltage                  | - 0.3 | 5.5                | V    |
| I <sub>FLT</sub> , I <sub>dVdT</sub> , I <sub>PGOOD</sub>                     | Sink current                   |       | 10                 | mA   |
| I <sub>dVdT</sub> , I <sub>ILIM</sub> , I <sub>MODE</sub> , I <sub>SHDN</sub> | Source current                 |       | Internally limited |      |
| т                                                                             | Operating Junction temperature | - 40  | 150                |      |
| $T_J$                                                                         | Transient junction temperature | - 40  | T <sub>(TSD)</sub> | °C   |
| T <sub>stg</sub>                                                              | Storage temperature            | - 65  | 150                |      |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>          | ±2000 | V    |
| V <sub>(ESD)</sub> | Lieurostatic discriarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                       |                                | MIN  | NOM | MAX | UNIT |
|-----------------------|--------------------------------|------|-----|-----|------|
| IN, P_IN              |                                | 4.5  |     | 58  |      |
| OUT, UVLO, PGOOD, FLT | Input Voltage                  | 0    |     | 58  | V    |
| EN, dVdT, IMON, MODE  | - Input voltage                | 0    |     | 4   | v    |
| SHDN                  |                                | 0    |     | 5   |      |
| ILIM                  | Resistance                     | 4    |     | 30  | kΩ   |
| IMON                  | Resistance                     | 1    |     |     | KS2  |
| IN, P_IN, OUT         | External Capacitance           | 0.1  |     |     | μF   |
| dVdT                  | - External Capacitance         | 10   |     |     | nF   |
| TJ                    | Operating Junction temperature | - 40 | 25  | 125 | °C   |

#### 6.4 Thermal Information

|                        |                                              | TPS        | TPS16530     |      |  |  |
|------------------------|----------------------------------------------|------------|--------------|------|--|--|
|                        | THERMAL METRIC(1)                            | RGE (VQFN) | PWP (HTSSOP) | UNIT |  |  |
|                        |                                              | 24 PINS    | 20 PINS      |      |  |  |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 32.1       | 31.2         | °C/W |  |  |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 26         | 22.5         | °C/W |  |  |
| R <sub>θ JB</sub>      | Junction-to-board thermal resistance         | 9.8        | 8.9          | °C/W |  |  |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 0.3        | 0.3          | °C/W |  |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 9.7        | 8.8          | °C/W |  |  |



### **6.4 Thermal Information (continued)**

|                        |                                              | TPS1       |              |      |
|------------------------|----------------------------------------------|------------|--------------|------|
|                        | THERMAL METRIC(1)                            | RGE (VQFN) | PWP (HTSSOP) | UNIT |
|                        |                                              | 24 PINS    | 20 PINS      |      |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3          | 1.9          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **6.5 Electrical Characteristics**

 $-40^{\circ}C \leqslant T_{A} = T_{J} \leqslant +125^{\circ}C, \ 4.5 \ V < V_{(IN)} = V_{(P\_IN)} < 58 \ V, \ V_{(\overline{SHDN})} = 2 \ V, \ R_{(ILIM)} = 30 \ k \ \Omega, \ IMON = PGOOD = \overline{FLT} = OPEN, \ C_{(OUT)} = 1 \ \mu \ F, \ C_{(dVdT)} = OPEN. \ (All \ voltages \ referenced \ to \ GND, \ (unless \ otherwise \ noted))$ 

|                                         | PARAMETER                                           | TEST CONDITIONS                                                                                                                                             | MIN   | TYP                   | MAX   | UNIT |
|-----------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|-------|------|
| SUPPLY VOLTA                            | AGE                                                 |                                                                                                                                                             |       |                       |       |      |
| V <sub>(IN)</sub> , V <sub>(P_IN)</sub> | Operating input voltage                             |                                                                                                                                                             | 4.5   |                       | 58    | V    |
| IQ <sub>(ON)</sub>                      | 0                                                   | Enabled: V <sub>(SHDN)</sub> = 2 V                                                                                                                          |       | 1.38                  | 1.7   | mA   |
| IQ <sub>(OFF)</sub>                     | Supply current                                      | V <sub>(SHDN)</sub> = 0 V                                                                                                                                   |       | 21                    | 60    | μA   |
| UNDERVOLTA                              | GE LOCKOUT (UVLO) INPUT                             |                                                                                                                                                             |       |                       | · · · |      |
| V <sub>(UVLOR)</sub>                    | UVLO threshold voltage, rising                      |                                                                                                                                                             | 1.176 | 1.2                   | 1.224 | V    |
| V <sub>(UVLOF)</sub>                    | UVLO threshold voltage, falling                     |                                                                                                                                                             | 1.09  | 1.122                 | 1.15  | V    |
| I <sub>(UVLO)</sub>                     | UVLO Input leakage current                          | $0 \text{ V} \leqslant V_{(UVLO)} \leqslant 58 \text{ V}$                                                                                                   | - 150 | 30                    | 150   | nA   |
| Enable (EN) INI                         | PUT                                                 |                                                                                                                                                             |       |                       | '     |      |
| V <sub>(ENR)</sub>                      | Enable threshold voltage, rising                    |                                                                                                                                                             |       |                       | 1.25  | V    |
| V <sub>(ENF)</sub>                      | Enable threshold voltage, falling                   |                                                                                                                                                             | 0.65  |                       |       | V    |
| I <sub>(EN)</sub>                       | Enable Input leakage current                        | $0 \text{ V} \leqslant V_{(EN)} \leqslant 4 \text{ V}$                                                                                                      | - 150 | 13.5                  | 150   | nA   |
| CURRENT LIMI                            | T PROGRAMMING (ILIM)                                |                                                                                                                                                             |       |                       | '     |      |
| I <sub>(OL)</sub>                       | Over Load current limit                             | $R_{(ILIM)} = 30 \text{ k} \Omega$ , $V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                                                                                   | 0.54  | 0.6                   | 0.66  | Α    |
| I <sub>(OL)</sub>                       | Over Load current limit                             | $R_{(ILIM)} = 9 k \Omega$ , $V_{(IN)} - V_{(OUT)} = 1 V$                                                                                                    | 1.84  | 2                     | 2.16  | Α    |
| I <sub>(OL)</sub>                       | Over Load current limit                             | $R_{(ILIM)} = 4.02 \text{ k} \Omega$ , $V_{(IN)} - V_{(OUT)} = 1 \text{ V}$                                                                                 | 4.185 | 4.5                   | 4.815 | Α    |
| I <sub>(OL Pulse)</sub>                 | Transient Pulse Over current limit                  | 4 kΩ < R <sub>(ILIM)</sub> < 30 kΩ                                                                                                                          |       | 2 × I <sub>(OL)</sub> |       | Α    |
| I <sub>(FASTRIP)</sub>                  | Fast-trip comparator threshold                      |                                                                                                                                                             |       | 3 × I <sub>(OL)</sub> |       | Α    |
| I <sub>(SCP)</sub>                      | Short Circuit Protect current                       |                                                                                                                                                             |       | 45                    |       | Α    |
| PASS FET OUT                            | PUT (OUT)                                           |                                                                                                                                                             |       |                       | '     |      |
| R <sub>ON</sub>                         | IN to OUT total ON resistance                       | $0.6 \text{ A} \leqslant I_{(OUT)} \leqslant 4.5 \text{ A,T}_{J} = 25^{\circ}\text{C}$                                                                      | 26    | 30.44                 | 34.5  | mΩ   |
| R <sub>ON</sub>                         | IN to OUT total ON resistance                       | $0.6 \text{ A} \leqslant I_{(OUT)} \leqslant 4.5 \text{ A,T}_{J} = 85^{\circ}\text{C}$                                                                      | 33    |                       | 45    | mΩ   |
| R <sub>ON</sub>                         | IN to OUT total ON resistance                       | $0.6~\text{A} \leqslant \text{I}_{(\text{OUT})} \leqslant 4.5~\text{A},~-40^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \ \leqslant +125^{\circ}\text{C}$ | 19    | 30.44                 | 53    | mΩ   |
| OUTPUT RAMP                             | CONTROL (dVdT)                                      |                                                                                                                                                             |       |                       | '     |      |
| I <sub>(dVdT)</sub>                     | dVdT charging current                               | V <sub>(dVdT)</sub> = 0 V                                                                                                                                   | 1.775 | 2                     | 2.225 | μA   |
| GAIN <sub>(dVdT)</sub>                  | dVdT to OUT gain                                    | $V_{(OUT)}/V_{(dVdT)}$                                                                                                                                      | 23.5  | 25                    | 26    | V/V  |
| $V_{(dVdTmax)}$                         | dVdT maximum capacitor voltage                      |                                                                                                                                                             | 3.8   | 4.17                  | 4.75  | V    |
| R <sub>(dVdT)</sub>                     | dVdT discharging resistance                         |                                                                                                                                                             | 10    | 16.6                  | 26.6  | Ω    |
| LOW IQ SHUTE                            | OOWN (SHDN) INPUT                                   |                                                                                                                                                             |       |                       | 1     |      |
| V <sub>(SHDN)</sub>                     | Open circuit voltage                                | I <sub>(SHDN)</sub> = 0.1 μA                                                                                                                                | 2.48  | 2.7                   | 3.3   | V    |
| V <sub>(SHUTF)</sub>                    | SHDN threshold voltage for low IQ shutdown, falling |                                                                                                                                                             | 8.0   |                       |       | V    |
| V <sub>(SHUTR)</sub>                    | SHDN threshold rising                               |                                                                                                                                                             |       |                       | 2     | V    |
| I <sub>(SHDN)</sub>                     | Leakage current                                     | V <sub>(SHDN)</sub> = 0 V                                                                                                                                   | - 10  |                       |       | μA   |

Product Folder Links: TPS1653



### **6.5 Electrical Characteristics (continued)**

 $-40^{\circ}C \leqslant T_{A} = T_{J} \leqslant +125^{\circ}C, \ 4.5 \ V < V_{(IN)} = V_{(P\_IN)} < 58 \ V, \ V_{(\overline{SHDN})} = 2 \ V, \ R_{(ILIM)} = 30 \ k \ \Omega \ , \ IMON = PGOOD = \overline{FLT} = OPEN, \\ \underline{C_{(OUT)}} = 1 \ \ \mu \ F, \ C_{(dVdT)} = OPEN. \ (All \ voltages \ referenced \ to \ GND, \ (unless \ otherwise \ noted))$ 

|                        | PARAMETER                                           | TEST CONDITIONS                                          | MIN   | TYP             | MAX      | UNIT |
|------------------------|-----------------------------------------------------|----------------------------------------------------------|-------|-----------------|----------|------|
| CURRENT MON            | NITOR OUTPUT (IMON)                                 | '                                                        |       |                 | <u> </u> |      |
| GAIN <sub>(IMON)</sub> | Gain factor I <sub>(IMON)</sub> :I <sub>(OUT)</sub> | 0.6 A ≤ I <sub>(OUT)</sub> ≤ 2 A                         | 25.66 | 27.9            | 30.14    | μA/A |
|                        |                                                     | $2 A \leqslant I_{(OUT)} \leqslant 4.5 A$                | 26.22 | 27.9            | 29.58    | μA/A |
| FAULT FLAG (F          | LT): ACTIVE LOW                                     |                                                          |       |                 | '        |      |
| R <sub>(FLT)</sub>     | FLT Pull-down resistance                            |                                                          | 36    | 74              | 130      | Ω    |
| I <sub>(FLT)</sub>     | FLT Input leakage current                           | $0 \text{ V} \leqslant V_{(FLT)} \leqslant 58 \text{ V}$ | - 150 | 30              | 150      | nA   |
| POWER GOOD             | (PGOOD)                                             |                                                          |       |                 | '        |      |
| R <sub>(PGOOD)</sub>   | PGOOD Pull-down resistance                          |                                                          | 36    | 74              | 130      | Ω    |
| I <sub>(PGOOD)</sub>   | PGOOD Input leakage current                         | 0 V ≤ V <sub>(PGOOD)</sub> ≤ 58 V                        | - 150 |                 | 150      | nA   |
| THERMAL PRO            | TECTION                                             |                                                          |       |                 |          |      |
| T <sub>(J_REG)</sub>   | Thermal regulation set point                        |                                                          | 136   | 145             | 154      | °C   |
| T <sub>(TSD)</sub>     | Thermal shutdown (TSD) threshold, rising            |                                                          |       | 165             |          | °C   |
| T <sub>(TSDhyst)</sub> | TSD hysteresis                                      |                                                          |       | 11              |          | °C   |
| MODE                   |                                                     |                                                          |       |                 |          |      |
|                        |                                                     | MODE = Open                                              |       | Latch           |          |      |
| MODE_SEL               | Mode selection                                      | MODE = Short to GND                                      |       | Auto -<br>Retry |          |      |

### 6.6 Timing Requirements

-40°C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ +125°C, 4.5 V < V<sub>(IN)</sub> = V<sub>(P\_IN)</sub> < 58 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 k Ω, IMON = PGOOD =  $\overline{FLT}$  = OPEN, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN. (All voltages referenced to GND, (unless otherwise noted))

|                               | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                                                                           | MIN  | NOM                                    | MAX      | UNIT |
|-------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|----------|------|
| UVLO INPUT (U                 | VLO)                                          |                                                                                                                                                                                                                           |      |                                        | <u>'</u> |      |
| UVLO_t <sub>on(dly)</sub>     | UVLO switch turnon delay                      | $ \begin{array}{ c c c } \hline UVLO \uparrow & (100 \text{ mV above } V_{(UVLOR)}) \text{ to} \\ V_{(OUT)} = 100 \text{ mV}, \ C_{(dVdT)} \geqslant 10 \text{ nF}, \\ [C_{(dVdT)} \text{ in nF}] \\ \hline \end{array} $ |      | 742 +<br>49.5 x<br>C <sub>(dVdT)</sub> |          | μs   |
| UVLO_t <sub>off(dly)</sub>    | UVLO switch turnoff delay                     | UVLO ↓ (20 mV below V <sub>(UVLOF)</sub> ) to FLT                                                                                                                                                                         | 9    | 11                                     | 16       | μs   |
| t <sub>UVLO_FLTdly)</sub>     | UVLO to fault de-assertion delay              | UVLO↑ to FLT ↑ delay                                                                                                                                                                                                      | 500  | 617                                    | 700      | μs   |
| ENABLE INPUT                  | (EN)                                          |                                                                                                                                                                                                                           |      |                                        |          |      |
| EN_t <sub>OFF(dly)</sub>      | Enable turn-off delay                         | EN ↑ (20 mV above V <sub>(OVPR)</sub> ) to FLT ↓                                                                                                                                                                          | 8.5  | 11                                     | 14       | μs   |
| EN_t <sub>on(dly)</sub>       | Enable turn-on delay                          | $\overline{\text{EN}}$ \ (100 mV below V <sub>(OVPF)</sub> ) to FET ON C <sub>(dVdT)</sub> $\geqslant$ 10 nF, [C <sub>(dVdT)</sub> in nF]                                                                                 |      | 150 +<br>49.5 x<br>C <sub>(dVdT)</sub> |          | μs   |
| SHUTDOWN CO                   | ONTROL INPUT (SHDN)                           |                                                                                                                                                                                                                           |      |                                        |          |      |
| t <sub>SD(dly)</sub>          | SHUTDOWN entry delay                          | SHDN ↓ (below V <sub>(SHUTF)</sub> ) to FET OFF                                                                                                                                                                           | 8.0  | 1                                      | 1.5      | μs   |
| CURRENT LIMI                  | г                                             |                                                                                                                                                                                                                           |      |                                        |          |      |
| t <sub>FASTTRIP(dly)</sub>    | Hot-short response time                       | I <sub>(OUT)</sub> > I <sub>(SCP)</sub>                                                                                                                                                                                   |      | 1                                      |          | μs   |
| t <sub>FASTTRIP(dly)</sub>    | Soft short response                           | I <sub>(FASTTRIP)</sub> < I <sub>(OUT)</sub> < I <sub>(SCP)</sub>                                                                                                                                                         | 2.2  | 3.2                                    | 4.5      | μs   |
| t <sub>CL_ILIM(dly)</sub>     | Maximum duration in current limit             |                                                                                                                                                                                                                           | 129  | 162                                    | 202      | ms   |
| t <sub>CB(dly)</sub>          | Maximum duration in 2x Pulse current limiting | $I_{(OL)} < I_{(OUT)} \leqslant I_{(2xOL)}$                                                                                                                                                                               | 20   | 25.5                                   | 31       | ms   |
| t <sub>CL_ILIM_FLT(dly)</sub> | FLT delay in current limit                    |                                                                                                                                                                                                                           | 1.09 | 1.3                                    | 1.6      | ms   |
| OUTPUT RAMP                   | CONTROL (dVdT)                                |                                                                                                                                                                                                                           |      |                                        |          |      |

Copyright © 2021 Texas Instruments Incorporated



### 6.6 Timing Requirements (continued)

 $-40^{\circ}C \leqslant T_{A} = T_{J} \leqslant +125^{\circ}C, \ 4.5 \ V < V_{(IN)} = V_{(P\_IN)} < 58 \ V, \ V_{(\overline{SHDN})} = 2 \ V, \ R_{(ILIM)} = 30 \ k \ \Omega \ , \ IMON = PGOOD = \overline{FLT} = OPEN, \\ \underline{C_{(OUT)}} = 1 \ \ \mu \ F, \ C_{(dVdT)} = OPEN. \ (All \ voltages \ referenced \ to \ GND, \ (unless \ otherwise \ noted))$ 

|                             | PARAMETER                                          | TEST CONDITIONS                                                                         | MIN | NOM  | MAX | UNIT |  |  |  |
|-----------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------|-----|------|-----|------|--|--|--|
| t <sub>(FASTCHARGE)</sub>   | Output ramp time in fast charging                  | $C_{(dVdT)}$ = Open, 10% to 90% $V_{(OUT)}$ , $C_{(OUT)}$ = 1 $\mu$ F; $V_{(IN)}$ = 24V | 350 | 495  | 700 | μs   |  |  |  |
| t <sub>(dVdT)</sub>         | Output ramp time                                   | C <sub>(dVdT)</sub> = 22 nF, 10% to 90%<br>V <sub>(OUT)</sub> , V <sub>(IN)</sub> = 24V |     | 8.35 |     | ms   |  |  |  |
| POWER GOOD (PGOOD)          |                                                    |                                                                                         |     |      |     |      |  |  |  |
| t <sub>PGOODR</sub>         | PGOOD delay (deglitch) time                        | Rising edge                                                                             | 8   | 11.5 | 13  | ms   |  |  |  |
| t <sub>PGOODF</sub>         | PGOOD delay (deglitch) time                        | Falling edge                                                                            | 8   | 10   | 13  | ms   |  |  |  |
| FAULT FLAG (FLT             | <u> </u>                                           |                                                                                         |     |      |     |      |  |  |  |
| t <sub>CB_FLT(dly)</sub>    | FLT assertion delay in Pulse over current limiting | Delay from I <sub>(OUT)</sub> > I <sub>(OL)</sub> to FLT ↓.                             | 22  | 25.5 | 30  | ms   |  |  |  |
| THERMAL PROTECTION          |                                                    |                                                                                         |     |      |     |      |  |  |  |
| t <sub>(TSD_retry)</sub>    | Retry delay in TSD                                 | MODE = GND                                                                              | 500 | 648  | 800 | ms   |  |  |  |
| t <sub>(Treg_timeout)</sub> | Thermal Regulation timeout                         |                                                                                         | 1   | 1.3  | 1.6 | S    |  |  |  |

Product Folder Links: TPS1653



#### **6.7 Typical Characteristics**

-40°C  $\leq$  T<sub>A</sub> = T<sub>J</sub>  $\leq$  +125°C, V<sub>(IN)</sub> = V<sub>(P\_IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 30 k Ω, IMON = PGOOD =  $\overline{FLT}$  = OPEN, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN. (Unless stated otherwise)



Copyright © 2021 Texas Instruments Incorporated



### **6.7 Typical Characteristics (continued)**

 $-40^{\circ}C\leqslant T_{A}=T_{J}\leqslant +125^{\circ}C,\ V_{(IN)}=V_{(P\_IN)}=24\ V,\ V_{(\overline{SHDN})}=2\ V,\ R_{(ILIM)}=30\ k\ \Omega\ ,\ IMON=PGOOD=\ \overline{FLT}=OPEN,\ C_{(OUT)}=1\ \mu\ F,\ C_{(dVdT)}=OPEN.$  (Unless stated otherwise)



图 6-7. Thermal Shutdown Time vs Power Dissipation for RGE Package



图 6-8. Thermal Shutdown Time vs Power Dissipation for PWP Package

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



### 7 Parameter Measurement Information













图 7-1. Timing Waveforms

Copyright © 2021 Texas Instruments Incorporated



### 8 Detailed Description

#### 8.1 Overview

The TPS16530 is a 58-V industrial eFuse. The device provides robust protection for all systems and applications powered from 4.5 V to 58 V. For hot-pluggable boards, the device provides hot-swap power management with in-rush current control and programmable output voltage slew rate features using the dVdT pin. Load, source and device protections are provided with many programmable features including overcurrent and undervoltage. The precision overcurrent limit ( $\pm$ 7% at 6 A) helps to minimize over design of the input power supply, while the fast response short circuit protection 1  $\mu$ s (typical) immediately isolates the faulty load from the input supply when a short circuit is detected.

The device provides precise monitoring of voltage bus for brown-out and overvoltage conditions and asserts fault signal for the downstream system. The device's overall threshold accuracy of 2% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip.

Additional features of the TPS16530 include:

- ±6% current monitor output (IMON) for health monitoring of the system
- A choice of latch off or automatic restart mode response during current limit and thermal fault using MODE pin
- PGOOD indicator output
- · Over temperature protection to safely shutdown in the event of an overcurrent event
- · De-glitched fault reporting for faults
- Enable and Disable control from an MCU using EN pin
- Low power shutdown using SHDN pin

Product Folder Links: TPS1653



### 8.2 Functional Block Diagram



#### 8.3 Feature Description

### 8.3.1 Hot Plug-In and In-Rush Current Control

The devices are designed to control the inrush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. The controlled start-up also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to GND defines the slew rate of the output voltage at power-on. The fastest output slew rate of  $24V/500~\mu s$  can be achieved by leaving dVdT pin floating. The inrush current can be calculated using 52 1.

$$I = C \times \frac{dV}{dT} \ge I(\text{INRUSH}) = C(\text{OUT}) \times \frac{V(\text{IN})}{t_d v_d T} \tag{1}$$

where

$$t_{dVdT} = 20.8 \times 10^3 \times V_{(IN)} \times C_{(dVdT)}$$
 (2)



8-1 illustrates in-rush current control performance of the device during Hot Plug-In.



图 8-1. Hot Plug In and Inrush Current Control at 24-V Input

#### 8.3.1.1 Thermal Regulation Loop

The average power dissipation within the eFuse during power up with a capacitive load can be calculated using 方程式 3.

$$PD(INRUSH) = 0.5 \times V(IN) \times I(INRUSH)$$
(3)

System designs requiring to charge large output capacitors rapidly may result in an operating point that exceeds the power dissipation versus time boundary limits of the device defined by  $\boxtimes$  6-7 characteristic curve. This may result in increase in junction temperature beyond the device's maximum allowed junction temperature. To keep the junction temperature within the operating range, the thermal regulation control loop regulates the junction temperature at  $T_{(J\_REG)}$ ,  $145^{\circ}C$  (typical) by controlling the inrush current profile and thereby limiting the power dissipation within the device automatically. An internal 1.3 sec (typical),  $t_{(Treg\_timeout)}$  timer starts from the instance the thermal regulation operation kicks in. If the output does not power up within this time then the internal FET is turned OFF. Subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per the  $\frac{1}{8}$  8-2. The maximum time-out of 1.3 sec (typical) in thermal regulation loop operation ensures that the device and the system board does not heat up during steady fault conditions such as wake up with output short-circuit. This scheme ensures reliable power up operation.

Thermal regulation control loop is internally enabled during power up by  $V_{(IN)}$ , UVLO cycling and turn ON using  $\overline{SHDN}$  control.  $\boxed{8}$  8-2 illustrates performance of the device operating in thermal regulation loop during power up by  $V_{(IN)}$  with a large output capacitor. The Thermal regulation loop gets disabled internally after the power up sequence when the internal FET's gate gets fully enhanced or when the  $t_{(Treg\_timeout)}$  of 1.3 sec (typical) time is elapsed.





图 8-2. Thermal Regulation Loop Response During Power Up With 4.7-mF Capacitive Load

#### 8.3.2 Undervoltage Lockout (UVLO)

The TPS16530 device features an accurate  $\pm$  2% adjustable undervoltage lockout functionality. When the voltage at UVLO pin falls below  $V_{(UVLOF)}$  during input undervoltage fault, the internal FET quickly turns off and FLT is asserted. The UVLO comparator has a hysteresis of 78 mV (typical). To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to GND as shown in 8-3. If the Under-Voltage Lock-Out function is not needed, the UVLO terminal must be connected to the IN terminal. UVLO terminal must not be left floating.



图 8-3. UVLO Thresholds Set by  $R_1$  and  $R_2$ 

#### 8.3.3 Overload and Short Circuit Protection

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

#### 8.3.3.1 Overload Protection

The TPS16530 device features accurate overload current limiting and fast short circuit protection feature. The device supports a pulse current up to 9A ( $2 \times I_{OL}$ ) for transient loads.  $\frac{1}{8}$  8-1 describes the overload response of TPS16530 device.



### 表 8-1. Overload Response of TPS16530 Device

| Output Current                                  | Overload or Over-Current Response                                                                                                                                   |  |  |  |  |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| I <sub>OUT</sub> < I <sub>OL</sub>              | No action. Device provides current up-to I <sub>OL</sub> .                                                                                                          |  |  |  |  |
| $I_{OL} \le I_{OUT} < 2 \times I_{OL}$          | Device provides current up to $2 \times I_{OL}$ for a duration of $t_{CB(dly)}$ and then limits current to $I_{OL}$ for a maximum duration of $t_{CL\_ILIM(dly)}$ . |  |  |  |  |
| $2 \times I_{OL} \le I_{OUT} < 3 \times I_{OL}$ | Device limits current to 2 × $I_{OL}$ for a maximum duration of $t_{CB(dly)}$ and then limits current to $I_{OL}$ for a maximum duration of $t_{CL\_ILIM(dly)}$ .   |  |  |  |  |
| 3 × I <sub>OL</sub> ≤ I <sub>OUT</sub>          | Device provides fast trip protection or short circuit protection and turns off the internal FET. See the<br>Short Circuit Protection section.                       |  |  |  |  |

The power dissipation across the device during this operation will be  $[(V_{IN} - V_{OUT}) \times I_{OL}]$  for  $I_{OUT} < 2 \times I_{OL}$  or  $[(V_{IN} - V_{OUT}) \times 2 \times I_{OL}]$  for  $2 \times I_{OL} < 1_{OUT} < 3 \times I_{OL}$  and this could heat up the device and eventually enter into thermal shutdown.

For current limit of  $I_{OL}$ , the maximum duration for current limiting is  $t_{CL\_ILIM(dly)}$ , 162 msec (typical). For current limit of 2 ×  $I_{OL}$ , the maximum duration for current limiting is  $t_{CB(dly)}$ , 25 msec (typical).

If the thermal shutdown occurs before this time the internal FET turns OFF and the device operates either in auto-retry or latch off mode based on MODE pin configuration in 表 8-2. Set the current limit using 方程式 4.

$$I_{OL} = \frac{18}{R_{(ILIM)}} \tag{4}$$

#### where

- I<sub>(OL)</sub> is the overload current limit in Ampere
- $R_{(ILIM)}$  is the current limit resistor in k  $\Omega$

During the overload current limiting, if the overload condition exists for more than  $t_{CL\_ILIM\_FLT(dly)}$ , 1.3 msec (typical), the  $\overline{FLT}$  asserts to warn of impending turnoff of the internal FETs due to the subsequent thermal shutdown event or due to  $t_{CL\_ILIM(dly)}$  timer expiry. The  $\overline{FLT}$  signal remains asserted until the fault condition is removed and the device resumes normal operation. 8.4 shows the device behavior in case of overload event. The device provides a pulse current of 7 A for a duration of 25 ms and then turns off the internal FET due to thermal shutdown before the expiry of  $t_{CL\_ILIM(dly)}$ .

The 2 ×  $I_{(OL)}$  pulse current support is activated only after PGOOD goes high. If PGOOD is in low state such as during start-up operation or during auto-retry cycles, the 2 ×  $I_{(OL)}$  pulse current support is not activated and the device limits the current at  $I_{(OL)}$  level.





图 8-4. Pulse Current Support

The TPS16530 device feature ILIM pin short and open fault detection and protection. The internal FET is turned OFF when ILIM pin is detected short or open to GND and it remains OFF till the ILIM pin fault is removed.

#### 8.3.3.2 Short Circuit Protection

During a transient output short circuit event, the current through the device increases rapidly. As the current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator. The fast-trip comparator architecture is designed for fast turn OFF  $t_{FASTTRIP(dly)} = 1 \mu s$  (typical) with  $t_{(SCP)} = 45 \text{ A}$  of the internal FET during an output short circuit event. The fast-trip threshold is internally set to  $t_{(FASTTRIP)}$ . The fast-trip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $t_{(OL)}$ . Then the device functions similar to the overload condition. 88 8-5 illustrates output hot-short performance of the device.





图 8-5. Output Hot-Short Response

The fast-trip comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This performance is achieved by controlling the turn OFF time of the internal FET based on the overcurrent level,  $I_{(FASTTRIP)}$ , through the device. The higher the overcurrent, the faster the turn OFF time,  $t_{FASTTRIP(dly)}$ . At Overload current level in the range of  $I_{FASTTRIP} < I_{OUT} < I_{SCP}$ , the fast-trip comparator response is 3.2  $\mu$ s (typical).

#### 8.3.3.2.1 Start-Up With Short-Circuit On Output

When the device is started with short-circuit on the output, the current begins to limit at  $I_{(OL)}$ . Due to high power dissipation of VIN ×  $I_{(OL)}$  within the device the junction temperature increases. Subsequently, the thermal regulation control loop limits the load current to regulate the junction temperature at  $T_{(J\_REG)}$ , 145°C (typical) for a duration off  $t_{(Treg\_timeout)}$ , 1.25 sec (typical). Subsequent operation of the device depends on the MODE configuration (Auto-Retry or latch OFF) setting as per  $\frac{1}{8}$  8-2. FLT gets asserted after  $t_{(Treg\_timeout)}$  and remains asserted till the output short-circuit is removed. 8 8-6 illustrates the behavior of the device in this condition.





图 8-6. Start-Up With Short on Output

#### 8.3.4 Current Monitoring Output (IMON)

The TPS16530 device features an accurate analog current monitoring output. A current source at IMON terminal is internally configured to be proportional to the current flowing from IN to OUT. This current can be converted into a voltage using a resistor  $R_{(IMON)}$  from IMON terminal to GND terminal. The IMON voltage can be used as a means of monitoring current flow through the system. The maximum voltage  $(V_{(IMON)})$  for monitoring the current is limited to 4 V. This limit puts a limitation on maximum value of  $R_{(IMON)}$  resistor and is determined by  $\pi$  程式 5.

$$V(IMON) = [I(OUT) \times GAIN(IMON)] \times R(IMON)$$
(5)

Where,

- GAIN<sub>(IMON)</sub> is the gain factor I<sub>(IMON)</sub>:I<sub>(OUT)</sub> = 27.9 μ A/A (typical)
- I<sub>(OUT)</sub> is the load current

See 🖺 6-5 for IMON gain versus load current (0.01 to 4.5 A) and 🖺 6-6 for IMON Offset versus Temperature plots. Figure 6-6 illustrates IMON performance.





图 8-7. IMON Response During a Load Step

The IMON pin must not have a bypass capacitor to avoid delay in the current monitoring information.

#### 8.3.5 FAULT Response (FLT)

The FLT open-drain output asserts (active low) under the faults events such as undervoltage, overload, current limiting, ILIM pin short and thermal shutdown conditions. The device is designed to eliminate false reporting by using an internal "de-glitch" circuit for fault conditions without the need for an external circuitry. FLT can be left open or connected to GND when not used.

#### 8.3.6 Power Good Output (PGOOD)

The devices feature an open drain Power good (PGOOD) indicator output. PGOOD can be used for enable and disable control of the downstream loads like DC/DC converters. PGOOD goes high when the internal FET's gate is enhanced. It goes low when the internal FET turns OFF during a fault event or when SHDN is pulled low or when EN is pulled high. There is a deglitch of 11.5 msec (typical), t<sub>PGOODR</sub>, at the rising edge and 10 msec (typical), t<sub>PGOODF</sub>, on falling edge. PGOOD is a rated for 58 V and can be pulled to IN or OUT through a resistor.

#### 8.3.7 IN, P\_IN, OUT and GND Pins

Connect a minimum of 0.1-µF capacitor across IN and GND. Connect P\_IN and IN together. Do not leave any of the IN and OUT pins unconnected.

#### 8.3.8 Thermal Shutdown

The device has a built-in overtemperature shutdown circuitry designed to protect the internal FET if the junction temperature exceeds  $T_{(TSD)}$ , 165°C (typical). After the thermal shutdown event, depending upon the mode of fault response configured as shown in  $\frac{1}{8}$  8-2, the device either latches off or commences an auto-retry cycle of 648 msec (typical),  $t_{(TSD\_retry)}$  after  $T_J < [T_{(TSD)} - 11^{\circ}C]$ . During the thermal shutdown, the fault pin  $\overline{FLT}$  pulls low to indicate a fault condition.

#### 8.3.9 Low Current Shutdown Control (SHDN)

The internal and the external FET and hence the load current can be switched off by pulling the  $\overline{SHDN}$  pin below a 0.8-V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device. The device quiescent current reduces to 21  $\,\mu$ A (typical) in shutdown state. To assert  $\overline{SHDN}$  low, the pull down must have sinking capability of at least 10  $\,\mu$ A. To enable the device,  $\overline{SHDN}$  must be pulled up to at least 2 V. Once the device is enabled, the internal FET turns on with dVdT mode.



### 8.3.10 Enable Input (EN)

The  $\overline{EN}$  pin can be used to turn-on or turn-off the internal FET.  $\overline{EN}$  can be used with a 1.8-V Digital IO of FPGA or MCU. For rising and falling thresholds of  $\overline{EN}$  pin. See  $V_{\overline{ENR}}$  and  $V_{\overline{ENF}}$  in *Electrical Characteristics*. After the  $\overline{EN}$  is made low, the output ramps with slew rate configured by dVdT pin.

 $\overline{\text{EN}}$  pin does not reset the latch in latch mode (MODE = Open) and making  $\overline{\text{EN}}$  pin high asserts the  $\overline{\text{FLT}}$  pin. See the *Parameter Measurement Information* for the behavior of  $\overline{\text{FLT}}$  with  $\overline{\text{EN}}$  pin.

#### 8.4 Device Functional Modes

The TPS16530 device respond differently to overload with MODE pin configurations. 表 8-2 lists the operational differences.

表 8-2. Device Operational Differences Under Different MODE Configurations

| MODE Pin Configuration | Current Limiting, Over Current Fault and Thermal Shutdown Operation                                                                                                          |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Open                   | Active Current limiting for a maximum duration of t <sub>CL_ILIM(dly)</sub> . There after Latches OFF. Latch reset by toggling SHDN or UVLO low to high or power cycling IN. |
| Shorted to GND         | Active Current limiting for a maximum duration of $t_{\text{CL\_IL-IM}(dly)}$ . There after auto-retries after a delay of $t_{\text{(TSD\_retry)}}$ .                        |

Product Folder Links: TPS1653

Copyright © 2021 Texas Instruments Incorporated

### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS16530 is a 58-V eFuse, typically used for Hot-Swap and Power rail protection applications. The device operates from 4.5 V to 58 V with programmable current limit, undervoltage protections. The device aids in controlling in-rush current and provides current limiting for systems such as telecom radios and industrial printers. The device also provides robust protection for multiple faults on the system rail.

The *Detailed Design Procedure* section can be used to select component values for the device.

#### 9.2 Typical Application



图 9-1. 20 V - 50 V, 1-A eFuse Protection Circuit for Telecom Radios

#### 9.2.1 Design Requirements

表 9-1 shows the Design Requirements for TPS16530.

表 9-1. Design Requirements

|                       | DESIGN PARAMETER               | EXAMPLE VALUE |  |  |
|-----------------------|--------------------------------|---------------|--|--|
| V <sub>(IN)</sub>     | Input voltage range            | 20 V - 50 V   |  |  |
| V <sub>(UV)</sub>     | Undervoltage lockout set point | 18 V          |  |  |
| I <sub>(LIM)</sub>    | Overload Current limit         | 1 A           |  |  |
| C <sub>OUT</sub>      | Output capacitor               | 100 μF        |  |  |
| I <sub>(INRUSH)</sub> | Inrush Current limit           | 300 mA        |  |  |

#### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Programming the Current-Limit Threshold R<sub>(ILIM)</sub> Selection

The R<sub>(ILIM)</sub> resistor at the ILIM pin sets the overload current limit, which can be set using 方程式 6.

$$R_{(ILIM)} = \frac{18}{I_{OL}} = 18k\Omega \tag{6}$$

where



• I<sub>LIM</sub> = 1 A

Choose the closest standard 1% resistor value:  $R_{(ILIM)}$  = 18 k  $\Omega$ 

### 9.2.2.2 Undervoltage Lockout and Overvoltage Set Point

The Undervoltage Lockout (UVLO) trip point are adjusted using an external voltage divider network of  $R_1$  and  $R_2$  connected between IN, UVLO, and GND pins of the device. The values required for setting the undervoltage are calculated by solving  $V_{(UVLOR)} = R_2 / (R_1 + R_2) \times V_{(UV-IN)}$ .

For minimizing the input current drawn from the power supply,  $\{I_{(R12)} = V_{(IN)} / (R_1 + R_2)\}$ , TI recommends to use higher value resistance for  $R_1$  and  $R_2$ .

However, the leakage current due to external active components connected at resistor string can add error to these calculations. So, the resistor string current,  $I(R_{12})$  must be chosen to be 20 times greater than the leakage current of UVLO pin.

Choose the closest standard 1% resistor values:  $R_1$  = 887 k $\Omega$ ,  $R_2$  = 63.4 k $\Omega$ .

#### 9.2.2.3 Setting Output Voltage Ramp Time (t<sub>dVdT</sub>)

Use 方程式 1 and 方程式 2 to calculate required  $C_{(dVdT)}$  for achieving an inrush current of 300 mA.  $C_{(dVdT)}$  = 22 nF. 图 9-2 and 图 9-3 illustrate the inrush current limiting performance during 50-V hot-plug in condition.

#### 9.2.2.3.1 Support Component Selections R<sub>PGOOD</sub> and C<sub>(IN)</sub>

The  $R_{PGOOD}$  serves as pull-up for the open-drain output. The current sink by this pin must not exceed 10 mA (see the *Absolute Maximum Ratings* table). TI recommends typical resistance value in the range of 10 k  $\Omega$  to 100 k  $\Omega$  for  $R_{PGOOD}$ .  $\boxtimes$  9-6 illustrates the power up performance of the system. The  $C_{IN}$  is a local bypass capacitor to suppress noise at the input. TI recommends a minimum of 0.1  $\mu$ F for  $C_{(IN)}$ .

Copyright © 2021 Texas Instruments Incorporated



#### 9.2.3 Application Curves



### 9.3 System Examples

#### 9.3.1 48-V Power Amplifier Protection for Telecom Radios

With the TPS16530, a simple 48-V power supply path protection can be realized for telecom radios.  $\boxtimes$  9-8 shows the simplified schematic for this. For start-up with negative gate voltage drive at GaN FETs, TI recommends to use appropriate resistors for biasing the gate of GaN FETs to keep  $V_{OUT} > -0.2 \text{ V}$  and  $I_{OUT} < 70 \text{ }$   $\mu$  A from TPS16530.



图 9-8. TPS16530 Configured for 48-V Power Amplifier Protection

Protection features with this configuration include:

- · Accurate current limiting with pulse current support
- Inrush current control with 24-V/500-µs output voltage slew rate

### 10 Power Supply Recommendations

The TPS16530 eFuse is designed for the supply voltage range of 4.5 V  $\leq$  V<sub>IN</sub>  $\leq$  58 V. If the input supply is located more than a few inches from the device, TI recommends an input ceramic bypass capacitor higher than 0.1  $\mu$  F. Power supply must be rated higher than the current limit set to avoid voltage droops during overcurrent and short circuit conditions.

#### 10.1 Transient Protection

In case of short circuit and overload current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) depends on the value of inductance in series to the input or output of the device. These transients can exceed the *Absolute Maximum Ratings* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include:

- Minimizing lead length and inductance into and out of the device
- · Using large PCB GND plane
- Use of a Schottky diode across the output and GND to absorb negative spikes
- A low value ceramic capacitor ( $C_{(IN)}$  to approximately 0.1  $\mu$  F) to absorb the energy and dampen the transients.

The approximate value of input capacitance can be estimated with 方程式 7.

$$V_{\text{spike}(\text{Absolute})} = V_{\text{(IN)}} + I_{\text{(Load)}} \times \sqrt{\frac{L_{\text{(IN)}}}{C_{\text{(IN)}}}}$$
(7)

#### where

- V<sub>(IN)</sub> is the nominal supply voltage
- I<sub>(LOAD)</sub> is the load current
- L<sub>(IN)</sub> equals the effective inductance seen looking into the source
- C<sub>(IN)</sub> is the capacitance present at the input

Some applications may require additional Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *Absolute Maximum Ratings* of the device. These transients can occur during positive and negative surge tests on the supply lines. In such applications, TI recommends to place at least 1  $\mu$ F of input capacitor.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in 

■ 10-1.

Product Folder Links: TPS1653





<sup>\*</sup> Optional components needed for suppression of transients

图 10-1. Circuit Implementation with Optional Protection Components for TPS16530



### 11 Layout

### 11.1 Layout Guidelines

- For all the applications, a 0.1 μF or higher value ceramic decoupling capacitor is recommended between IN terminal and GND.
- High current carrying power path connections must be as short as possible and must be sized to carry at least twice the full-load current. See 

  11-1 and 
  11-2 for a typical PCB layout example.
- Locate all the TPS16530 device support components R<sub>(ILIM)</sub>, C<sub>(dVdT)</sub>, R<sub>(IMON)</sub>, UVLO resistors close to the
  device pin. Connect the other end of the component to the GND with shortest trace length.
- The trace routing for the R<sub>(ILIM)</sub> component to the device must be as short as possible to reduce parasitic effects on the current limit accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the
  device they are intended to protect and routed with short traces to reduce inductance. For example, a
  protection Schottky diode is recommended to address negative transients due to switching of inductive loads,
  and it must be physically close to the OUT and GND pins.
- Thermal Considerations: When properly mounted, the PowerPAD package provides significantly greater cooling ability. To operate at rated power, the PowerPAD must be soldered directly to the board GND plane directly under the device. Other planes, such as the bottom side of the circuit board, can be used to increase heat sinking in higher current applications.

Product Folder Links: TPS1653



### 11.2 Layout Example

- Top Layer
- Bottom layer GND plane
- \_\_\_\_ Top Layer GND Plane
- Via to Bottom Layer



图 11-1. PCB Layout Example With QFN Package With a 2-Layer PCB





图 11-2. Typical PCB Layout Example With HTSSOP Package With a 2-Layer PCB



### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

• TPS1653 Design Calculator

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 12.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 12.4 Trademarks

PowerPAD™ is a trademark of Texas Instruments.

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 术语表

### TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | ( )    | . ,           |                   |                       | (3)  | (4)                           | (5)                        |              | (-/          |
| TPS16530PWPR          | Active | Production    | HTSSOP (PWP)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TPS16530     |
| TPS16530PWPR.A        | Active | Production    | HTSSOP (PWP)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TPS16530     |
| TPS16530RGER          | Active | Production    | VQFN (RGE)   24   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>16530 |
| TPS16530RGER.A        | Active | Production    | VQFN (RGE)   24   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>16530 |
| TPS16530RGERG4        | Active | Production    | VQFN (RGE)   24   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>16530 |
| TPS16530RGERG4.A      | Active | Production    | VQFN (RGE)   24   | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPS<br>16530 |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

6.5 x 4.4, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月