







ZHCSJ50C - DECEMBER 2018 - REVISED DECEMBER 2022



**TPS7A25** 

# TPS7A25 具有电源正常状态指示功能的 300mA、18V、超低 IQ、低压降线性稳 压器

## 1 特性

超低 Io: 2 μ A

输入电压: 2.4V 至 18V • 可用输出电压选项: - 固定: 1.25V 至 5.0V

- 可调节: 1.24 V 至 17.66 V • 在温度范围内的精度为 1%

低压降: 300 mA 时为 340 mV(最大值)

开漏电源正常状态输出 热关断保护和过流保护

• 有源过冲下拉

• 工作结温: -40°C 至 +125°C

• 与 1µF 输出电容器一起工作时保持稳定

• 封装:6 引脚 WSON

#### 2 应用

家庭和楼宇自动化

多节电池移动电源

• 智能电网和计量

便携式电动工具

电机驱动器

白色家电

便携式电器

## 3 说明

TPS7A25 低压降 (LDO) 线性稳压器集 2.4V 至 18V 输 入电压范围和极低静态电流 (I<sub>Q</sub>) 特性于一体。这些特 性能帮助现代电器满足日益严苛的能源要求,并有助于 延长便携式电源解决方案的电池寿命。

TPS7A25 有固定电压和可调节电压两种版本可供选 用。为获得更大的灵活性或更高的输出电压,可调节电 压版本使用反馈电阻器将输出电压设置为 1.24 V 到 17.64V 之间。两种版本都具有 1% 的输出调节精度, 可对微控制器 (MCU) 基准电压进行精密调节。

在电流为 300mA 时, TPS7A25 LDO 的最大压降小于 340mV,因此它比标准线性稳压器的工作效率更高。 此最大压降使得在 5.4V 输入电压  $(V_{IN})$  至 5.0V 输出电 压 (V<sub>OUT</sub>) 范围内的效率达到了 92.5%。

电源正常状态 (PG) 指示灯可以用来将 MCU 保持在复 位状态,直到电源正常,或用于电源定序。PG 引脚为 开漏输出;因此,该引脚很容易进行电平位移,以便通 过 Vour 以外的导轨进行监控。内置电流限制和热关断 有助于在发生负载短路或故障时保护稳压器。

如需更高的输出电流选项,请考虑 TPS7A26。

#### 封装信息(1)

| 器件型号    | 封装            | 封装尺寸(NOM)       |
|---------|---------------|-----------------|
| TPS7A25 | DRV (WSON, 6) | 2.00mm x 2.00mm |

如需了解所有可用封装,请参阅数据表末尾的封装选项附录。



典型应用电路



## **Table of Contents**

| 1 | 8.2 Functional Block Diagrams       | 13                        |
|---|-------------------------------------|---------------------------|
|   | 8.3 Feature Description             | 14                        |
|   | 8.4 Device Functional Modes         | 17                        |
|   | 9 Device and Documentation Support  | 25                        |
|   | 9.1 Device Support                  | 25                        |
|   | 9.2 Documentation Support           | 25                        |
|   | 9.3 接收文档更新通知                        | 25                        |
|   |                                     |                           |
|   |                                     |                           |
|   | 9.6 Electrostatic Discharge Caution | 25                        |
|   | <del>_</del>                        |                           |
|   |                                     |                           |
|   |                                     | 25                        |
|   |                                     |                           |
|   | 1 1 2 3 4 4 5 5 6 7 13              | 1 8.3 Feature Description |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| CI | hanges from Revision B (August 2019) to Revision C (December 2022) | Page    |
|----|--------------------------------------------------------------------|---------|
| •  | 更改了 <i>输出电压选项</i> 要点中的最大值:将固定电压从 5.5V 更改为 5V                       | 1       |
| •  | Added Vout abs max ratings for fixed version                       | 4       |
| CI | hanges from Revision A (March 2019) to Revision B (August 2019)    | Page    |
| •  | 更改了 <i>输出电压选项</i> 要点中的最大值:将固定电压从 5V 更改为 5.5V,并将可调节电压从 17.64V 更改    | ——<br>为 |
|    | 17.66V                                                             | 1       |
| •  | 更改了"说明"部分:删除了第二段中有关固定电压的描述,将 360mV 更改为 340mV,并添加了最后                | 一段1     |
| •  | Added fixed version to Pin Configuration and Functions section     | 3       |
|    | Added accuracy for fixed output options                            |         |
|    | Added Fixed Version image to Functional Block Diagrams section     |         |
|    | Added Active to Active Overshoot Pulldown Circuitry section title  |         |
|    | Added Fixed Version Layout Example figure                          |         |

Product Folder Links: TPS7A25



## **5 Pin Configuration and Functions**





图 5-1. TPS7A25: DRV Package (Adjustable), 6-Pin WSON (Top View)

图 5-2. TPS7A25: DRV Package (Fixed), 6-Pin WSON (Top View)

表 5-1. Pin Functions

| PIN         |                     |                |        |                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-------------|---------------------|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | DRV<br>(Adjustable) | DRV<br>(Fixed) | I/O    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| EN          | 4                   | 4              | Input  | Enable pin. Drive EN greater than $V_{\text{EN(HI)}}$ to enable the regulator. Drive EN less than $V_{\text{EN(LOW)}}$ to put the regulator into low-current shutdown. Do not float this pin. If not used, connect EN to IN.                                                                                                                                                                                                               |  |
| FB          | 2                   | _              | Input  | Feedback pin. Input to the control-loop error amplifier. This pin is used to set the output voltage of the device with the use of external resistors. For adjustable-voltage version devices only.                                                                                                                                                                                                                                         |  |
| GND         | 5                   | 5              | _      | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| IN          | 6                   | 6              | Input  | Input pin. For best transient response and to minimize input impedance, use the recommended value or larger capacitor from IN to ground as listed in the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the IN and GND pins of the device as possible.                                                                                                                                               |  |
| NC          | _                   | 2              | _      | No internal connection. For fixed-voltage version devices only. This pin can be floated but the device will have better thermal performance with this pin tied to GND.                                                                                                                                                                                                                                                                     |  |
| OUT         | 1                   | 1              | Output | Output pin. A capacitor is required from OUT to ground for stability. For be transient response, use the nominal recommended value or larger capacitor from OUT to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the output capacitor close to the OUT and GND pins of the device as possible.                                                                      |  |
| PG          | 3                   | 3              | Output | Power-good pin; open-collector output. Pullup externally to the OUT pin or another voltage rail. The PG pin goes high when $V_{\rm OUT} > V_{\rm IT(PG,RISING)}$ in the Electrical Characteristics table. The PG pin is driven low when $V_{\rm OUT} < V_{\rm IT(PG,FALLING)}$ in the Electrical Characteristics table. If not used this pin can be floated but the device will have better thermal performance with this pin tied to GND. |  |
| Thermal pad | Pad                 | Pad            | _      | Exposed pad of the package. Connect this pad to ground or leave floating. Connect the thermal pad to a large-area ground plane for best thermal performance.                                                                                                                                                                                                                                                                               |  |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                        |                                       | MIN        | MAX                                  | UNIT |
|------------------------|---------------------------------------|------------|--------------------------------------|------|
|                        | V <sub>IN</sub>                       | - 0.3      | 20                                   |      |
|                        | V <sub>OUT</sub> (adjustable version) | - 0.3      | V <sub>IN</sub> + 0.3 <sup>(3)</sup> |      |
| Voltage <sup>(2)</sup> | V <sub>OUT</sub> (fixed version)      | - 0.3      | 5.5                                  | V    |
| Voltage                | V <sub>FB</sub>                       | - 0.3      | 5.5                                  | V    |
|                        | V <sub>EN</sub>                       | - 0.3      | 20                                   |      |
|                        | $V_{PG}$                              | - 0.3      | 20                                   |      |
| Current                | Maximum output                        | Internally | limited                              | Α    |
| Temperature            | Operating junction, T <sub>J</sub>    | - 50       | 150                                  | °C   |
|                        | Storage, T <sub>stg</sub>             | - 65       | 150                                  | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device

## 6.2 ESD Ratings

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                          | V     |      |
| V <sub>(ESD)</sub> | Liectrostatic discharge                                           | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |

Product Folder Links: TPS7A25

JEDEC document JEP155 states that 2-kV HBM allows safe manufacturing with a standard ESD control process.

JEDEC document JEP157 states that 500-V CDM allows safe manufacturing with a standard ESD control process.

All voltages with respect to GND.

<sup>(3)</sup> V<sub>IN</sub> + 0.3 V or 20 V (whichever is smaller).



## **6.3 Recommended Operating Conditions**

|                                |                                     | MIN  | NOM | MAX                  | UNIT |
|--------------------------------|-------------------------------------|------|-----|----------------------|------|
| V <sub>IN</sub>                | Input voltage                       | 2.4  |     | 18                   | V    |
| V <sub>OUT</sub>               | Output voltage (adjustable version) | 1.24 |     | 18 - V <sub>DO</sub> | V    |
| V <sub>OUT</sub>               | Output voltage (fixed version)      | 1.25 |     | 5.0                  | V    |
| I <sub>OUT</sub>               | Output current                      | 0    |     | 300                  | mA   |
| V <sub>EN</sub>                | Enable voltage                      | 0    |     | 18                   | V    |
| V <sub>PG</sub> (1)            | Power-good voltage                  | 0    |     | 18                   | V    |
| C <sub>IN</sub> <sup>(2)</sup> | Input capacitor                     |      | 1   |                      | μF   |
| C <sub>OUT</sub> (2)           | Output capacitor                    | 1    | 2.2 | 100                  | μF   |
| T <sub>J</sub>                 | Operating junction temperature      | - 40 |     | 125                  | °C   |

- (1) Select pullup resistor to limit PG pin sink current when PG output is driven low. See the Power Good section for details.
- (2) All capacitor values are assumed to derate to 50% of the nominal capacitor value.

## **6.4 Thermal Information**

|                        |                                              | TPS7A25    |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|                        |                                              | 6 PINS     |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 73.3       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 90.6       | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 38.3       | °C/W |
| ψJT                    | Junction-to-top characterization parameter   | 3.7        | °C/W |
| <sup>ψ</sup> ЈВ        | Junction-to-board characterization parameter | 38.4       | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 14.3       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.5 Electrical Characteristics

specified at  $T_J$  =  $-40^{\circ}$ C to + 125 °C,  $V_{IN}$  =  $V_{OUT(nom)}$  + 0.5 V or  $V_{IN}$  = 2.4 V (whichever is greater), FB tied to OUT,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 2 V, and  $C_{IN}$  = 1  $\mu$  F,  $C_{OUT}$  = 2.2  $\mu$  F ceramic (unless otherwise noted); typical values are at  $T_J$  = 25 °C

|                             | PARAMETER                           | TEST CONDITIONS                                                                            | MIN   | TYP  | MAX   | UNIT              |
|-----------------------------|-------------------------------------|--------------------------------------------------------------------------------------------|-------|------|-------|-------------------|
| V <sub>UVLO(RISING)</sub>   | UVLO threshold rising               | V <sub>IN</sub> rising                                                                     | 1.95  | 2.15 | 2.35  | V                 |
| V <sub>UVLO(HYS)</sub>      | UVLO hysteresis                     |                                                                                            |       | 70   |       | mV                |
| V <sub>UVLO(FALLING)</sub>  | UVLO threshold falling              | V <sub>IN</sub> falling                                                                    | 1.85  | 2.09 | 2.25  | V                 |
| V <sub>FB</sub>             | Feedback voltage                    | Adjustable version only                                                                    |       | 1.24 |       | V                 |
| V <sub>OUT</sub>            | Output voltage accuracy             | Adjustable version, V <sub>OUT</sub> = V <sub>FB</sub>                                     | 1.228 | 1.24 | 1.252 | V                 |
| V <sub>OUT</sub>            | Output voltage accuracy             | Fixed output versions                                                                      | - 1   |      | 1     | %                 |
| Δ V <sub>OUT(Δ VIN)</sub>   | Line regulation <sup>(1)</sup>      | $(V_{OUT(nom)} + 0.5 \text{ V or } 2.4 \text{ V}) \leqslant V_{IN} \leqslant 18 \text{ V}$ | - 0.1 |      | 0.1   | %                 |
| ∆ V <sub>OUT(∆IOUT)</sub>   | Load regulation                     | $1 \text{ mA} \leqslant I_{\text{OUT}} \leqslant 300 \text{ mA}$                           | - 0.5 |      | 0.5   | %                 |
| ,                           |                                     | I <sub>OUT</sub> = 50 mA                                                                   |       | 64   | 105   |                   |
| $V_{DO}$                    | Dropout voltage <sup>(2)</sup>      | I <sub>OUT</sub> = 150 mA                                                                  |       | 120  | 180   | mV                |
|                             |                                     | I <sub>OUT</sub> = 300 mA                                                                  |       | 210  | 340   |                   |
| I <sub>CL</sub>             | Output current limit                | $V_{OUT} = 0.9 \times V_{OUT(nom)}$                                                        | 325   | 510  | 720   | mA                |
| 1                           | Ground pin current                  | I <sub>OUT</sub> = 0 mA                                                                    |       | 2    | 4.5   |                   |
| I <sub>GND</sub>            | Ground pin current                  | I <sub>OUT</sub> = 1 mA                                                                    |       | 15   |       | μA                |
| I <sub>SHUTDOWN</sub>       | Shutdown current                    | $V_{EN} \leqslant$ 0.4 V, $V_{IN}$ = 2.4 V, $I_{out}$ = 0 mA                               |       | 325  | 600   | nA                |
| I <sub>FB</sub>             | FB pin current                      |                                                                                            |       | 10   |       | nA                |
| I <sub>EN</sub>             | EN pin current                      | V <sub>EN</sub> = 18 V                                                                     |       | 10   |       | nA                |
| V <sub>EN(HI)</sub>         | Enable pin high-level input voltage | Device enabled                                                                             | 0.9   |      |       | V                 |
| V <sub>EN(LOW)</sub>        | Enable pin low-level input voltage  | Device disabled                                                                            |       |      | 0.4   | V                 |
| V <sub>IT(PG,RISING)</sub>  | PG pin threshold rising             | $R_{PULLUP}$ = 10 k $\Omega$ , $V_{OUT}$ rising,<br>$V_{IN} \ge V_{UVLO(RISING)}$          |       | 93   | 96.5  | %V <sub>OUT</sub> |
| V <sub>HYS(PG)</sub>        | PG pin hysteresis                   | $R_{PULLUP}$ = 10 k $\Omega$ , $V_{OUT}$ falling,<br>$V_{IN} \ge V_{UVLO(RISING)}$         |       | 3    |       | %V <sub>OUT</sub> |
| V <sub>IT(PG,FALLING)</sub> | PG pin threshold falling            | $R_{PULLUP}$ = 10 k $\Omega$ , $V_{OUT}$ falling,<br>$V_{IN} \ge V_{UVLO(RISING)}$         | 84    | 90   |       | %V <sub>OUT</sub> |
| V <sub>OL(PG)</sub>         | PG pin low level output voltage     | V <sub>OUT</sub> < V <sub>IT(PG,FALLING)</sub> , I <sub>PG-SINK</sub> = 500 μA             |       |      | 0.4   | V                 |
| I <sub>LKG(PG)</sub>        | PG pin leakage current              | V <sub>OUT</sub> > V <sub>IT(PG,RISING)</sub> , V <sub>PG</sub> = 18 V                     |       | 5    | 300   | nA                |
|                             |                                     | f = 10 Hz                                                                                  |       | 75   |       |                   |
| PSRR                        | Power-supply rejection ratio        | f = 100 Hz                                                                                 |       | 62   |       | dB                |
|                             |                                     | f = 1 kHz                                                                                  |       | 52   |       |                   |
| V <sub>n</sub>              | Output noise voltage                | BW = 10 Hz to 100 kHz, V <sub>OUT</sub> = 1.2 V                                            |       | 300  |       | $\muV_{RMS}$      |
| T <sub>SD(shutdown)</sub>   | Thermal shutdown temperature        | Shutdown, temperature increasing                                                           |       | 165  |       | °C                |
| T <sub>SD(reset)</sub>      | Thermal shutdown reset temperature  | Reset, temperature decreasing                                                              |       | 145  |       | °C                |

<sup>(1)</sup> V<sub>out(nom)</sub> + 0.5 V or 2.4 V (whichever is greater).

Product Folder Links: TPS7A25

<sup>(2)</sup>  $V_{DO}$  is measured with  $V_{IN}$  = 0.97 ×  $V_{OUT(nom)}$  for fixed output voltage versions.  $V_{DO}$  is not measured for fixed output voltage versions when  $V_{OUT} \le 2.5$  V. For the adjustable output device,  $V_{DO}$  is measured with  $V_{FB}$  = 0.97 ×  $V_{FB(nom)}$ .



## 7 Typical Characteristics

at operating temperature  $T_J$  = 25°C,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 0.9 V,  $C_{IN}$  = 2.2  $\mu$  F,  $C_{OUT}$  = 2.2  $\mu$  F, and  $V_{IN}$  =  $V_{OUT(typ)}$  + 0.5 V or 2.4 V (whichever is greater), unless otherwise noted; typical values are at  $T_J$  = 25°C





at operating temperature  $T_J$  = 25°C,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 0.9 V,  $C_{IN}$  = 2.2  $\mu$  F,  $C_{OUT}$  = 2.2  $\mu$  F, and  $V_{IN}$  =  $V_{OUT(typ)}$  + 0.5 V or 2.4 V (whichever is greater), unless otherwise noted; typical values are at  $T_J$  = 25°C



Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

at operating temperature  $T_J$  = 25°C,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 0.9 V,  $C_{IN}$  = 2.2  $\mu$  F,  $C_{OUT}$  = 2.2  $\mu$  F, and  $V_{IN}$  =  $V_{OUT(typ)}$  + 0.5 V or 2.4 V (whichever is greater), unless otherwise noted; typical values are at  $T_J$  = 25°C





at operating temperature  $T_J$  = 25°C,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 0.9 V,  $C_{IN}$  = 2.2  $\mu$  F,  $C_{OUT}$  = 2.2  $\mu$  F, and  $V_{IN}$  =  $V_{OUT(typ)}$  + 0.5 V or 2.4 V (whichever is greater), unless otherwise noted; typical values are at T<sub>.I</sub> = 25°C



图 7-19. PSRR vs Frequency and  $I_{\text{OUT}}$ 





 $V_{OUT}$  = 3.3 V,  $I_{OUT}$  = 0.3 A,  $C_{IN}$  = 0  $\mu$  F,  $C_{OUT}$  = 1  $\mu$  F,  $C_{FF} = 10 \text{ nF}$ 

#### 图 7-20. PSRR vs Frequency and VIN



 $C_{FF} = 10 \text{ nF}$ 图 7-21. PSRR vs Frequency and C<sub>OUT</sub>



 $V_{OUT} = 3.3 \text{ V}, V_{IN} = 4.3 \text{ V}, I_{OUT} = 0.3 \text{ A}, C_{IN} = 0 \text{ } \mu \text{ F},$  $C_{OUT} = 1 \mu F$ 

## 图 7-22. PSRR vs Frequency and CFF



 $C_{IN}$  = 0  $\mu$  F,  $C_{OUT}$  = 1  $\mu$  F,  $C_{FF}$  = 10 nF





 $V_{IN} = V_{OUT} + 1 V \text{ or } 2.4 V \text{ (whichever is greater)}, I_{OUT} = 0.3 A,$  $C_{IN}$  = 1  $~\mu$  F,  $C_{OUT}$  = 1  $~\mu$  F,  $C_{FF}$  = 10 nF,  $V_{RMS}$  BW = 10 Hz to 100 kHz

图 7-24. Output Noise (V<sub>n</sub>) vs Frequency and V<sub>OUT</sub>

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



at operating temperature  $T_J$  = 25°C,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 0.9 V,  $C_{IN}$  = 2.2  $\mu$  F,  $C_{OUT}$  = 2.2  $\mu$  F, and  $V_{IN}$  =  $V_{OUT(typ)}$  + 0.5 V or 2.4 V (whichever is greater), unless otherwise noted; typical values are at  $T_J$  = 25°C



Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



at operating temperature  $T_J$  = 25°C,  $I_{OUT}$  = 1 mA,  $V_{EN}$  = 0.9 V,  $C_{IN}$  = 2.2  $\mu$  F,  $C_{OUT}$  = 2.2  $\mu$  F, and  $V_{IN}$  =  $V_{OUT(typ)}$  + 0.5 V or 2.4 V (whichever is greater), unless otherwise noted; typical values are at  $T_J$  = 25°C



onic Bookinon Crookbook

Product Folder Links: TPS7A25

12

## **8 Detailed Description**

#### 8.1 Overview

The TPS7A25 is an 18-V, low quiescent current, low-dropout (LDO) linear regulator. The low  $I_Q$  performance makes the TPS7A25 an excellent choice for battery-powered or line-power applications that are expected to meet increasingly stringent standby-power standards.

The 1% accuracy over temperature and power-good indication make this device an excellent choice for meeting a wide range of microcontroller power requirements. Additionally, the TPS7A25 has an internal soft-start to minimize inrush current into the output capacitance.

For increased reliability, the TPS7A25 also incorporates overcurrent, overshoot pulldown, and thermal shutdown protection. The operating junction temperature is - 40°C to +125°C, and adds margin for applications concerned with higher working ambient temperatures.

The TPS7A25 is available in a thermally enhanced WSON package.

## 8.2 Functional Block Diagrams



图 8-1. Adjustable Version



图 8-2. Fixed Version

#### 8.3 Feature Description

#### 8.3.1 Output Enable

The enable pin for the device is an active-high pin. The output voltage is enabled when the voltage of the enable pin is greater than the high-level input voltage of the EN pin and disabled with the enable pin voltage is less than the low-level input voltage of the EN pin. If independent control of the output voltage is not needed, connect the enable pin to the input of the device.

#### 8.3.2 Dropout Voltage

Dropout voltage ( $V_{DO}$ ) is defined as the input voltage minus the output voltage ( $V_{IN} - V_{OUT}$ ) at the rated output current ( $I_{RATED}$ ), where the pass transistor is fully on.  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use 方程式 1 to calculate the  $R_{DS(ON)}$  of the device.

$$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}}$$
 (1)

#### 8.3.3 Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a brick-wall scheme. In a high-load current fault, the brick-wall scheme limits the output current to the current limit (I<sub>CL</sub>). I<sub>CL</sub> is listed in the *Electrical Characteristics* table.

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application note.

#### 图 8-3 depicts a diagram of the current limit.



图 8-3. Current Limit

#### 8.3.4 Undervoltage Lockout (UVLO)

The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis as specified in the *Electrical Characteristics* table.

#### 8.3.5 Thermal Shutdown

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(T_J)$  of the pass transistor rises to  $T_{SD(shutdown)}$  (typical). Thermal shutdown hysteresis assures that the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time-constant of the semiconductor die is fairly short, thus the device may cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during start-up can be high from large  $V_{\text{IN}}$  –  $V_{\text{OUT}}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start-up completes.

When the thermal limit is triggered with the load current near the value of the current limit, the output may oscillate prior to the output switching off.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed its operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.

#### 8.3.6 Power Good

The power-good (PG) pin is an open-drain output and can be connected to a regulated supply through an external pullup resistor. The maximum pullup voltage is listed as  $V_{PG}$  in the *Recommended Operating Conditions* table. For the PG pin to have a valid output, the voltage on the IN pin must be greater than  $V_{UVLO(RISING)}$ , as listed in the *Electrical Characteristics* table. When the  $V_{OUT}$  exceeds  $V_{IT(PG,RISING)}$ , the PG output is high impedance and the PG pin voltage pulls up to the connected regulated supply. When the regulated output falls below  $V_{IT(PG,FALLING)}$ , the open-drain output turns on and pulls the PG output low after a short deglitch time. If output voltage monitoring is not needed, the PG pin can be left floating or connected to ground.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

The recommended maximum PG pin sink current ( $I_{PG-SINK}$ ) and the leakage current into the PG pin ( $I_{LKG(PG)}$ ) are listed in the *Electrical Characteristics* table.

The PG pullup voltage ( $V_{PG\_PULLUP}$ ), the desired minimum power-good output voltage ( $V_{PG\_MIN}$ ), and  $I_{LKG(PG)}$  limit the maximum PG pin pullup resistor value ( $R_{PG\_PULLUP}$ ).  $V_{PG\_PULLUP}$ , the PG pin low-level output voltage ( $V_{OL(PG)}$ ), and  $I_{PG-SINK}$  limit the minimum  $R_{PG\_PULLUP}$ . Maximum and minimum values for  $R_{PG\_PULLUP}$  can be calculated from the following equations:

$$R_{PG PULLUP(MAX)} = (V_{PG PULLUP} - V_{PG(MIN)}) / I_{LKG(PG) MAX}$$
(2)

$$R_{PG\_PULLUP(MIN)} = (V_{PG\_PULLUP} - V_{OL(PG)}) / I_{PG\_SINK}$$
(3)

For example, if the PG pin is connected to a pullup resistor with a 3.3-V external supply, from 方程式 2,  $R_{PG\ PULLUP(MAX)}$  is 11 M  $\Omega$  . From 方程式 3,  $R_{PG\ PULLUP(MIN)}$  is 5.8 k  $\Omega$  .

## 8.3.7 Active Overshoot Pulldown Circuitry

This device has pulldown circuitry connected to  $V_{OUT}$ . This circuitry is a 100-  $\mu$  A current sink, in series with a 5.5-k  $\Omega$  resistor, controlled by  $V_{EN}$ . When  $V_{EN}$  is below  $V_{EN(LOW)}$ , the pulldown circuitry is disabled and the LDO output is in high-impedance mode.

If the output voltage is more than 60 mV above nominal voltage when  $V_{EN} \ge V_{EN(LOW)}$ , the pulldown circuitry turns on and the output is pulled down until the output voltage is within 60 mV from the nominal voltage. This feature helps reduce overshoot during the transient response.

#### 8.4 Device Functional Modes

#### 8.4.1 Device Functional Mode Comparison

表 8-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

| ₹ 0-1. Device i diretional mode Companson         |                                                             |                                        |                                          |                                            |  |  |
|---------------------------------------------------|-------------------------------------------------------------|----------------------------------------|------------------------------------------|--------------------------------------------|--|--|
| OPERATING MODE                                    | PARAMETER                                                   |                                        |                                          |                                            |  |  |
| OPERATING MODE                                    | V <sub>IN</sub>                                             | V <sub>EN</sub>                        | I <sub>OUT</sub>                         | T <sub>J</sub>                             |  |  |
| Normal operation                                  | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub>  | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | $T_J < T_{SD(shutdown)}$                   |  |  |
| Dropout operation                                 | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$              | V <sub>EN</sub> > V <sub>EN(HI)</sub>  | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> |  |  |
| Disabled (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub>                         | V <sub>EN</sub> < V <sub>EN(LOW)</sub> | Not applicable                           | $T_J > T_{SD(shutdown)}$                   |  |  |

表 8-1. Device Functional Mode Comparison

#### 8.4.2 Normal Operation

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CI</sub>)
- The device junction temperature is less than the thermal shutdown temperature  $(T_J < T_{SD})$
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold

#### 8.4.3 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during start-up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

### 8.4.4 Disabled

The output of the device can be shutdown by forcing the voltage of the enable pin to less than the maximum EN pin low-level input voltage (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off and internal circuits are shutdown.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

## **Application and Implementation**

#### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

#### 9.1.1 Adjustable Device Feedback Resistors

The adjustable-version device requires external feedback divider resistors to set the output voltage.  $V_{OUT}$  is set using the feedback divider resistors,  $R_1$  and  $R_2$ , according to the following equation:

$$V_{OUT} = V_{FB} \times (1 + R_1 / R_2)$$
 (4)

To ignore the FB pin current error term in the V<sub>OUT</sub> equation, set the feedback divider current to 100 times the FB pin current listed in the *Electrical Characteristics* table. This setting provides the maximum feedback divider series resistance, as shown in the following equation:

$$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$
 (5)

#### 9.1.2 Recommended Capacitor Types

The device is designed to be stable using low equivalent series resistance (ESR) capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. As a rule of thumb, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value.

#### 9.1.3 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. An input capacitor is recommended if the source impedance is more than 0.5  $\,^{\Omega}$ . A higher value capacitor may be necessary if large, fast transient load or line transients are anticipated or if the device is located several inches from the input power source.

Dynamic performance of the device is improved with the use of an output capacitor. Use an output capacitor within the range specified in the *Recommended Operating Conditions* table for stability.

The effective output capacitance is recommended to not exceed 50  $\,\mu$  F.

#### 9.1.4 Reverse Current

Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.

Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} \leq V_{IN} + 0.3 \text{ V}$ .

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established

Product Folder Links: TPS7A25

· The output is biased above the input supply

If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated.

§ 9-1 shows one approach for protecting the device.



图 9-1. Example Circuit for Reverse Current Protection Using a Schottky Diode



图 9-2. Reverse Current Prevention Using A Diode Before the LDO

#### 9.1.5 Feed-Forward Capacitor (CFF)

For the adjustable-voltage version device, a feed-forward capacitor ( $C_{FF}$ ) can be connected from the OUT pin to the FB pin.  $C_{FF}$  improves transient, noise, and PSRR performance, but is not required for regulator stability. Common  $C_{FF}$  value choices range between 10 nF and 100 nF. A higher capacitance  $C_{FF}$  can be used; however, the start-up time increases. For a detailed description of  $C_{FF}$  tradeoffs, see the *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* application note.

#### 9.1.6 Power Dissipation (P<sub>D</sub>)

Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation (P<sub>D</sub>).

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (6)

备注

Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.

The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. According to the following equation, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ).

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{7}$$

Thermal resistance (R  $_{\theta}$  JA) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance.

#### 9.1.7 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter ( $\Psi_{JT}$ ) and junction-to-board characterization parameter ( $\Psi_{JB}$ ). These parameters provide two methods for calculating the junction temperature ( $T_{J}$ ), as described in the following equations. Use the junction-to-top characterization parameter ( $\Psi_{JT}$ ) with the temperature at the center-top of device package ( $T_{T}$ ) to calculate the junction temperature. Use the junction-to-board characterization parameter ( $\Psi_{JB}$ ) with the PCB surface temperature 1 mm from the device package ( $T_{B}$ ) to calculate the junction temperature.

$$T_{J} = T_{T} + \psi_{JT} \times P_{D} \tag{8}$$

where:

- · P<sub>D</sub> is the dissipated power
- T<sub>T</sub> is the temperature at the center-top of the device package

$$T_{J} = T_{B} + \psi_{JB} \times P_{D} \tag{9}$$

where

 T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application note.

#### 9.1.8 Special Consideration for Line Transients

During a line transient, the response of this LDO to a very large or fast input voltage change can cause a brief shutdown lasting up to a few hundred microseconds from the voltage transition. This shutdown can be avoided by reducing the voltage step size, increasing the transition time, or a combination of both. 

9-3 provides a boundary to follow to avoid this behavior. If necessary, reduce slew rate and the voltage step size to stay below the curve.



图 9-3. Recommended Input Voltage Step and Slew Rate in a Line transient

#### 9.2 Typical Application



图 9-4. Generating a 5-V Rail From a Multicell Power Bank

#### 9.2.1 Design Requirements

表 9-1 summarizes the design requirements for 图 9-4.

表 9-1. Design Parameters

| PARAMETER                   | DESIGN VALUES |
|-----------------------------|---------------|
| V <sub>IN</sub>             | 8.4 V         |
| V <sub>OUT</sub>            | 5 V ±1%       |
| I <sub>(IN)</sub> (no load) | < 5 μΑ        |
| I <sub>OUT</sub> (max)      | 220 mA        |
| T <sub>A</sub>              | 70°C (max)    |

#### 9.2.2 Detailed Design Procedure

Select a 5-V output, fixed or adjustable device to generate the 5-V rail. The fixed-version LDO has internal feedback divider resistors and thus has lower effective quiescent current. The adjustable-version LDO requires external feedback divider resistors, and resistor selection is described in the *Selecting Feedback Divider Resistors* section.

Copyright © 2022 Texas Instruments Incorporated

#### 9.2.2.1 Transient Response

As with any regulator, increasing the output capacitor value reduces over- and undershoot magnitude, but increases transient response duration.

#### 9.2.2.2 Selecting Feedback Divider Resistors

For this design example,  $V_{OUT}$  is set to 5 V. The following equations set the feedback divider resistors for the desired output voltage:

$$V_{OUT} = V_{FB} \times (1 + R_1 / R_2)$$
 (10)

$$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$
 (11)

The control-loop error amplifier drives the FB pin to the same voltage as the internal reference ( $V_{FB}$  = 1.24 V as listed in the *Electrical Characteristics* table). Use 方程式 10 to determine the ratio of R<sub>1</sub> / R<sub>2</sub> = 3.03. Use this ratio and solve 方程式 11 for R<sub>2</sub>. Now calculate the upper limit for R<sub>2</sub>  $\leq$  1.24 M  $\Omega$ . Select a standard resistor value for R<sub>2</sub> = 1.18 M  $\Omega$ .

Reference 方程式 10 and solve for R<sub>1</sub>:

$$R_1 = (V_{OUT} / V_{FR} - 1) \times R_2$$
 (12)

From 方程式 12,  $R_1$  = 3.64 M  $\Omega$  can be determined. Select a standard resistor value for  $R_1$  = 3.6 M  $\Omega$ . From 方程式 10,  $V_{OUT}$  = 5.023 V.

#### 9.2.2.3 Thermal Dissipation

Junction temperature can be determined using the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) and the total power dissipation ( $P_D$ ). Use 方程式 13 to calculate the power dissipation. Multiply  $P_D$  by  $R_{\theta JA}$  and add the ambient temperature ( $T_A$ ), as 方程式 14 shows, to calculate the junction temperature ( $T_J$ ).

$$P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT})$$

$$(13)$$

$$T_{L} = R_{\theta, LA} \times P_{D} + T_{A} \tag{14}$$

方程式 15 calculates the maximum ambient temperature. 方程式 16 calculates the maximum ambient temperature for this application.

$$T_{A(MAX)} = T_{J(MAX)} - (R_{\theta JA} \times P_D)$$
 (15)

$$T_{A(MAX)} = 125^{\circ}C - [73.3^{\circ}C/W \times (8.4 \text{ V} - 5 \text{ V}) \times 0.22 \text{ A}] = 70.2^{\circ}C$$
 (16)

#### 9.2.3 Application Curve



 $I_{OUT}$  = 1 mA to 0.22 A, slew rate = 0.5 A/  $\mu$  s,  $V_{OUT}$  = 5 V,  $V_{IN}$  = 8.4 V,  $C_{IN}$  = 1  $\mu$  F,  $C_{OUT}$  = 1  $\mu$  F,  $C_{FF}$  = 0  $\mu$  F

图 9-5. TPS7A25 Load Transient (1 mA to 220 mA)

## 9.3 Power Supply Recommendations

The device is designed to operate from an input supply voltage range of 2.4 V to 18 V. To ensure that the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least  $V_{OUT(nom)}$  + 0.5 V. Connect a low output impedance power supply directly to the input pin of the TPS7A25.



### 9.4 Layout

## 9.4.1 Layout Guidelines

- · Place input and output capacitors as close to the device pins as possible
- Use copper planes for device connections to optimize thermal performance
- · Place thermal vias around the device and under the DRV thermal pad to distribute heat

## 9.4.2 Layout Examples



图 9-6. Adjustable Version Layout Example



Represents via used for application-specific connections

图 9-7. Fixed Version Layout Example

Product Folder Links: TPS7A25

## 9 Device and Documentation Support

#### 9.1 Device Support

#### 9.1.1 Device Nomenclature

表 9-1. Device Nomenclature(1)

| PRODUCT                  | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS7A25 <b>xx(x)yyyz</b> | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; for output voltages with a resolution of 50 mV, three digits are used (for example, 28 = 2.8 V; 125 = 1.25 V). 01 indicates adjustable output version.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for large quantity reel, T is for small quantity reel.</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

Texas Instruments, TPS7A26 500-mA, 18-V, Ultra-Low I<sub>Q</sub>, Low Dropout Linear Voltage Regulator With Power-Good data sheet

## 9.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 9.4 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 9.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated



#### 10.1 Mechanical Data

**DRV0006A** 

## **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

www.ti.com



## **EXAMPLE BOARD LAYOUT**

## **DRV0006A**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.

www.ti.com



## **EXAMPLE STENCIL DESIGN**

## **DRV0006A**

WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

www.ti.com

www.ti.com

9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| TPS7A2501DRVR         | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 7A25             |
| TPS7A2501DRVR.A       | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 7A25             |
| TPS7A2501DRVRG4       | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 7A25             |
| TPS7A2501DRVRG4.A     | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 7A25             |
| TPS7A2501DRVT         | Active | Production    | WSON (DRV)   6 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 7A25             |
| TPS7A2501DRVT.A       | Active | Production    | WSON (DRV)   6 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 7A25             |
| TPS7A25125DRVR        | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1XCP             |
| TPS7A25125DRVR.A      | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1XCP             |
| TPS7A25125DRVRG4      | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1XCP             |
| TPS7A25125DRVRG4.A    | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1XCP             |
| TPS7A2518DRVR         | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1XBP             |
| TPS7A2518DRVR.A       | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1XBP             |
| TPS7A2525DRVR         | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1XAP             |
| TPS7A2525DRVR.A       | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1XAP             |
| TPS7A2533DRVR         | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1WSP             |
| TPS7A2533DRVR.A       | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1WSP             |
| TPS7A2533DRVRG4       | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1WSP             |
| TPS7A2533DRVRG4.A     | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1WSP             |
| TPS7A2550DRVR         | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1WQP             |
| TPS7A2550DRVR.A       | Active | Production    | WSON (DRV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1WQP             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 18-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A2501DRVR    | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2501DRVRG4  | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2501DRVT    | WSON            | DRV                | 6 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A25125DRVR   | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A25125DRVRG4 | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2518DRVR    | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2525DRVR    | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2533DRVR    | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2533DRVRG4  | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS7A2550DRVR    | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |



www.ti.com 18-Jun-2025



\*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |              |                 |          |      |             |            |             |  |
|-----------------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| Device                                  | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
| TPS7A2501DRVR                           | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |
| TPS7A2501DRVRG4                         | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |
| TPS7A2501DRVT                           | WSON         | DRV             | 6        | 250  | 205.0       | 200.0      | 33.0        |  |
| TPS7A25125DRVR                          | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |
| TPS7A25125DRVRG4                        | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |
| TPS7A2518DRVR                           | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |
| TPS7A2525DRVR                           | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |
| TPS7A2533DRVR                           | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |
| TPS7A2533DRVRG4                         | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |
| TPS7A2550DRVR                           | WSON         | DRV             | 6        | 3000 | 205.0       | 200.0      | 33.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月