

# 4-CHANNEL 8:16 MULTIPLEXER/DEMULTIPLEXER PCI EXPRESS SWITCH

Check for Samples: TS2PCIE412

#### **FEATURES**

- Compatible With PCI Express (PCIe) Standard
- Wide Bandwidth of over 3 Gbps
- Low Crosstalk (X<sub>TALK</sub> = −32 dB Typ at 1.25 GHz)
- O<sub>IRR</sub> = -36.3 dB Typical at 1.25 GHz
- Low Bit-to-Bit Skew (t<sub>sk(O)</sub> = 0.06 ns Typical)
- V<sub>DD</sub> Operating Range: 1.5 V to 2 V
- I<sub>off</sub> Supports Partial Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

### **APPLICATIONS**

- PCle Bus Multiplexing and Expansion
- Routing PCI Express Data and/or Display Port Signals
- Notebook PCs
- Desktop PCs
- Servers/Storage Area Networks



If the exposed center pad is used, it must be connected to ground.

### **DESCRIPTION/ ORDERING INFORMATION**

The TS2PCIE412 is a 4-channel PCIe 2:1 multiplexer/demultiplexer switch that can be used to route one PCIe data lane between two possible destinations or two PCIe data lanes to one destination. Each channel consists of differential pairs of receive (RX) and transmit (TX) signals and operates at a signal-processing bandwidth speed, which supports the PCIe standard of 2.5 Gbps. The device is controlled with one select input (SEL) pin, where SEL controls the data path of the multiplexer/demultiplexer and can be connected to any GPIO in the system. The unselected channel is set in a high-impedance state.

## **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> (2) |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|----------------------------|---------------|-----------------------|------------------|--|
| -40°C to 85°C  | QFN – RUA                  | Tape and reel | TS2PCIE412RUAR        | SH412            |  |

<sup>(1)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

Inst

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



### **FUNCTION TABLE**

| SEL | FUNCTION                                      |
|-----|-----------------------------------------------|
| L   | A <sub>n</sub> to <sub>n</sub> B <sub>1</sub> |
| Н   | $A_n$ to $_nB_2$                              |

# **FUNCTIONAL DIAGRAM**



# **TERMINAL FUNCTIONS**

| TERMINAL FORCTIONS |                                                                  |     |              |  |  |  |  |  |
|--------------------|------------------------------------------------------------------|-----|--------------|--|--|--|--|--|
| TI                 | ERMINAL                                                          | 1/0 | DESCRIPTION  |  |  |  |  |  |
| NAME               | NO.                                                              | 1/0 | DESCRIPTION  |  |  |  |  |  |
| A <sub>n</sub> ,   | 2, 3, 6,<br>7, 11, 12,<br>15, 16                                 | I/O | Data I/Os    |  |  |  |  |  |
| $_{n}B_{m}$        | 22–29,<br>31–38                                                  | I/O | Data I/Os    |  |  |  |  |  |
| SEL                | 9                                                                | 1   | Select input |  |  |  |  |  |
| $V_{DD}$           | 5, 8, 13,<br>18, 20, 30,<br>40, 42                               | _   | Power supply |  |  |  |  |  |
| GND                | 1, 4, 10,<br>14, 17, 19,<br>21, 39, 41,<br>Exposed<br>center pad | -   | Ground       |  |  |  |  |  |

www.ti.com

# ABSOLUTE MAXIMUM RATINGS(1) (2)

over operating free-air temperature range (unless otherwise noted)

|                   |                                                 |                        | MIN  | MAX         | UNIT |
|-------------------|-------------------------------------------------|------------------------|------|-------------|------|
| $V_{DD}$          | Supply voltage range                            |                        | -0.5 | 2.5         | V    |
| $V_{IN}$          | Control input voltage range <sup>(2)</sup> (3)  |                        | -0.5 | 2.5         | V    |
| V <sub>I/O</sub>  | Switch I/O voltage range <sup>(2) (3) (4)</sup> |                        | -0.5 | 2.5         | V    |
| I <sub>IK</sub>   | Control input clamp current                     | V <sub>IN</sub> < GND  |      | <b>–</b> 50 | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                          | V <sub>I/O</sub> < GND |      | <b>-</b> 50 | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>          | ,                      |      | 100         | mA   |
| $I_{DD}$          | Continuous current through V <sub>DD</sub>      |                        | 100  | mA          |      |
| $I_{\text{GND}}$  | Continuous current through GND                  |                        |      | -100        | mA   |
| T <sub>stg</sub>  | Storage temperature range.                      |                        | -65  | 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### PACKAGE THERMAL IMPEDANCE

over operating free-air temperature range (unless otherwise noted)

|               |                                          |             |      | UNIT |
|---------------|------------------------------------------|-------------|------|------|
| $\theta_{JA}$ | Package thermal impedance <sup>(1)</sup> | RUA package | 51.2 | °C/W |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                |                                        | MIN                  | TYP | MAX                   | UNIT |
|----------------|----------------------------------------|----------------------|-----|-----------------------|------|
| $V_{DD}$       | Supply voltage                         | 1.5                  | 1.8 | 2                     | V    |
| $V_{IH}$       | High-level control input voltage (SEL) | $0.65 \times V_{DD}$ |     |                       | V    |
| $V_{IL}$       | Low-level control input voltage (SEL)  |                      | 0   | .35 × V <sub>DD</sub> | V    |
| $V_{IO}$       | Switch input/output voltage            | 0                    |     | $V_{DD}$              | V    |
| T <sub>A</sub> | Operating free air temperature         | 0                    |     | 85                    | °C   |

Copyright © 2009–2010, Texas Instruments Incorporated Submit Documentation Feedback

<sup>(2)</sup> All voltages are with respect to GND unless otherwise specifed.

<sup>3)</sup> The input voltage and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(4)</sup>  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .

<sup>(5)</sup>  $I_{l}$  and  $I_{O}$  are used to denote specific conditions for  $I_{l/O}$ .



# **ELECTRICAL CHARACTERISTICS FOR 1.8-V SUPPLY<sup>(1)</sup>**

 $V_{DD}$  = 1.5 V to 2.0 V,  $T_A$  = -40°C to 85°C (unless otherwise noted)

| PARAMETER                      |        |                                                          | TEST CONDITIONS                         |                                               | MIN | TYP <sup>(2)</sup> | MAX      | UNIT |
|--------------------------------|--------|----------------------------------------------------------|-----------------------------------------|-----------------------------------------------|-----|--------------------|----------|------|
| V <sub>IK</sub>                | SEL    | $V_{DD} = 2.0 V,$                                        | $I_{IN} = -18 \text{ mA}$               |                                               |     | -0.7               | -1.3     | V    |
| I <sub>IH</sub>                | SEL    | $V_{DD} = 2.0 V,$                                        | $V_{IN} = V_{DD}$                       |                                               |     |                    | ±1       | μΑ   |
| I <sub>IL</sub>                | SEL    | V <sub>DD</sub> =2.0 V,                                  | $V_{IN} = GND$                          |                                               |     |                    | ±1       | μΑ   |
| I <sub>off</sub>               |        | $V_{DD} = 0$ ,                                           | $V_0 = 0 \text{ to } 2 \text{ V},$      | $V_I = 0$                                     |     |                    | 1        | μΑ   |
| I <sub>CC</sub>                |        | $V_{DD} = 2.0 V,$                                        | $I_{I/O} = 0$ ,                         | Switch ON or OFF                              |     | 200                | 400      | μΑ   |
| C <sub>IN</sub>                | SEL    | f = 10 MHz, V <sub>IN</sub> = 0 V                        |                                         |                                               |     | 1                  |          | pF   |
| C <sub>OFF</sub>               | B port | V <sub>I</sub> = 0 V, f = 10 MHz,                        | Outputs open,                           | Switch OFF                                    |     | 1.5                | 1.5      | pF   |
| C <sub>ON</sub>                |        | V <sub>I</sub> = 0 V, f = 10 MHz,                        | Outputs open,                           | Switch ON                                     |     | 4.5                | 4.5      | pF   |
| r <sub>ON</sub>                |        | $V_{DD} = 1.8 V,$                                        | $GND \leq V_I \leq V_{DD},$             | $I_O = -40 \text{ mA}$                        |     | 12                 | 18       | Ω    |
| ron(flat)                      |        | V <sub>DD</sub> = 1.8 V,                                 | $V_I = 1.65 \text{ to } 1.8 \text{ V},$ | I <sub>O</sub> = -40 mA                       |     | 0.5                |          | Ω    |
| $\Delta r_{ON}$ <sup>(4)</sup> |        | V <sub>DD</sub> = 1.8 V,                                 | $GND \le V_1 \le V_{DD}$ ,              | I <sub>O</sub> = -40 mA                       |     | 0.2                | 0.8      | Ω    |
| Dynami                         | С      |                                                          |                                         | <u>,                                     </u> |     |                    | <u> </u> |      |
| V                              |        | R <sub>L</sub> = 100 Ω, f = 10 MH                        | $R_L = 100 \Omega, f = 10 MHz$          |                                               |     | -81                |          | ٦D   |
| X <sub>TALK</sub>              |        | $R_L = 100 \Omega$ , $f = 1.25 G$                        | Hz                                      | See Figure 9                                  |     | -32                |          | dB   |
| O <sub>IRR</sub>               |        | $R_L$ = 100 Ω, f = 10 MHz<br>$R_L$ = 100 Ω, f = 1.25 GHz |                                         | Can Figure 40                                 |     | -74                |          | ٩D   |
|                                |        |                                                          |                                         | See Figure 10                                 |     | -36                |          | dB   |
| BW                             |        | $R_L = 50 \Omega$ ,                                      | See Figure 8                            |                                               |     | 2.1                |          | GHz  |
| Max dat                        | a rate | $R_L = 50 \Omega$ ,                                      | See Figure 8                            |                                               |     | 4.2                |          | Gbps |

- (1)  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to I/O pins.  $V_{IN}$  refers to the control inputs. (2) All typical values are at  $V_{DD} = 1.8$  V (unless otherwise noted),  $T_A = 25$ °C.
- r<sub>ON(flat)</sub> is the difference of r<sub>ON</sub> in a given channel at specific voltages.
- $\Delta r_{ON}$  is the difference of ron from center ports to any other port.

### SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range,  $V_{DD}$  = 1.5 V to 2.0 V,  $R_L$  = 200  $\Omega$ ,  $C_L$  = 10 pF (unless otherwise noted)

| PARAMETER                           | FROM<br>(INPUT)                               | TO<br>(OUTPUT)                                | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------------------------|-----------------------------------------------|-----------------------------------------------|-----|--------------------|-----|------|
| t <sub>pd</sub> (2) (3)             | A <sub>n</sub> or <sub>n</sub> B <sub>n</sub> | <sub>n</sub> B <sub>n</sub> or A <sub>n</sub> |     | 0.28               |     | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | SEL                                           | A <sub>n</sub> or <sub>n</sub> B <sub>n</sub> |     | 7.8                | 9   | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | SEL                                           | A <sub>n</sub> or <sub>n</sub> B <sub>n</sub> |     | 2.5                | 4   | ns   |
| t <sub>sk(O)</sub> (4)              | A <sub>n</sub> or <sub>n</sub> B <sub>n</sub> | <sub>n</sub> B <sub>n</sub> or A <sub>n</sub> |     | 0.06               | 0.1 | ns   |
| t <sub>sk(p)</sub> (5) (6)          |                                               |                                               |     | 0.06               | 0.1 | ns   |

- (1) All typical values are at  $V_{DD}$  = 1.8 V (unless otherwise noted)  $T_A$  = 25°C.
- (2) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).
- See Figure 6
- Output skew between center port to any other port
- Skew between opposite transitions of the same output in a given device t<sub>PHL</sub> t<sub>PLH</sub>
- See Figure 7

Submit Documentation Feedback





Figure 1. Frequency Response (Insertion Loss)



Figure 2. OFF Isolation vs Frequency

-100





Frequency (MHz)

Figure 3. Crosstalk vs Frequency

100

1000

10000

10

# **Eye Diagrams**

10-inch trace board for real implementation,  $V_{DD}$  = 1.8 V, f = 1.25 GHz, transitional signal and non-transitional signal eye from Tektronix TDS6154C and Tektronix RT-Eye = software



Figure 4. Transitional Signal Eye for TS2PCIE412 Using a 10-inch Trace



# **TYPICAL PERFORMANCE (continued)**

10-inch trace board for real implementation,  $V_{DD}$  = 1.8 V, f = 1.25 GHz, transitional signal and non-transitional signal eye from Tektronix TDS6154C and Tektronix RT-Eye = software



Figure 5. Transitional Signal Eye (Left) and Non-Transitional Signal Eye (Right) for TS2PCIE412 Using a 10-inch Trace



# PARAMETER MEASUREMENT INFORMATION (Enable and Disable Times)



| TEST                               | V <sub>DD</sub> | S1                | R <sub>L</sub> | VI              | CL    | $V_{\Delta}$ |
|------------------------------------|-----------------|-------------------|----------------|-----------------|-------|--------------|
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 1.5 V to 2 V    | 2×V <sub>DD</sub> | <b>200</b> Ω   | GND             | 10 pF | 0.15 V       |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 1.5 V to 2 V    | GND               | <b>200</b> Ω   | V <sub>DD</sub> | 10 pF | 0.15 V       |



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq$  2.5 ns,  $t_f \leq$ 2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.

Figure 6. Test Circuit and Voltage Waveforms

Submit Documentation Feedback



# PARAMETER MEASUREMENT INFORMATION (Skew)



| TEST               | V <sub>DD</sub> | S1   | $R_L$        | V <sub>SEL</sub>       | CL    |
|--------------------|-----------------|------|--------------|------------------------|-------|
| t <sub>sk(o)</sub> | 1.5 V to 2 V    | Open | <b>200</b> Ω | V <sub>DD</sub> or GND | 10 pF |
| t <sub>sk(p)</sub> | 1.5 V to 2 V    | Open | <b>200</b> Ω | V <sub>DD</sub> or GND | 10 pF |



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq$  2.5 ns,  $t_f \leq$ 2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 7. Test Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION



Figure 8. Test Circuit for Frequency Response (BW)

Frequency response is measured at the output of the ON channel. For example, when  $V_{SEL} = 0 \text{ V}$  and  $A_0$  is the input, the output is measured at  $0B_1$ . All unused analog I/O ports are left open.

# **HP8753ES Setup**

Average = 4

RBW = 3 kHz

 $V_{BIAS} = 0.35 V$ 

ST = 2 s

P1 = 0 dBM



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 9. Test Circuit for Crosstalk (X<sub>TALK</sub>)

Crosstalk is measured at the input of the nonadjacent ON channel. For example, when  $V_{SEL}=0$  V and  $A_1$  is the input, the output is measured at  $A_3$ . All unused analog input (A) ports are connected to GND, and output (B) ports are connected to GND through  $50-\Omega$  pulldown resistors.

### **HP8753ES Setup**

Average = 4

RBW = 3 kHz

 $V_{BIAS} = 0.35 \text{ V}$ 

ST = 2 s

P1 = 0 dBM



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 10. Test Circuit for Off Isolation (OIRR)

OFF isolation is measured at the output of the OFF channel. For example, when  $V_{SEL}=0$  V and  $A_1$  is the input, the output is measured at  $1B_2$ . All unused analog input (A) ports are left open, and output (B) ports are connected to GND through  $50-\Omega$  pulldown resistors.

# **HP8753ES Setup**

Average = 4 RBW = 3 kHz  $V_{BIAS} = 0.35 V$ ST = 2 s P1 = 0 dBM www.ti.com 11-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TS2PCIE412RUAR        | Active | Production    | WQFN (RUA)   42 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | SH412            |
| TS2PCIE412RUAR.A      | Active | Production    | WQFN (RUA)   42 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | SH412            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS2PCIE412RUAR | WQFN            | RUA                | 42 | 3000 | 330.0                    | 24.4                     | 3.9        | 9.4        | 1.0        | 8.0        | 24.0      | Q1               |

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS2PCIE412RUAR | WQFN         | RUA             | 42   | 3000 | 346.0       | 346.0      | 35.0        |

9 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025