

#### ZHCS405-AUGUST 2011

# DP3T开关是具有阻抗检测功能的微型USB开关 可以支持USB, UART, 音频, 和充电设备检测

查询样品: TSU5611

## 特性

- 兼容附件
  - USB 数据线缆
  - UART 线缆
  - 充电设备(专用充电设备或者主机/充电设备)
  - 有麦克风的立体声耳机
- 用于VREF和麦克偏置电压的集成低压线性稳压 器(LDOs)
- USB 和UART路径支持 USB 2.0高速接口
- 音频通道提供负轨道支持和
- 支持工厂测试模式
- **1.8-V** 兼容 I<sup>2</sup>C 接口
- 控制输入符合 1.8 V 逻辑要求
  - 1500-V 人体模型 (A114-B, Class II)
  - 1000 V 充电器件模型(C101)

#### 应用

- 手机与智能电话
- 平板 PC
- 数码相机与摄像机
- 全球卫星定位(GPS)导航系统
- 具有USB/UART的微型USB接口

### 说明

TSU5611被设计成能够与手机UART,USB和通过微型USB连接器与外部设备连接的音频芯片进行连接。这个开关 特有阻抗检测功能用以识别通过微型USB端口的DP和DM连接的多种配件。 当一个配件插入到微型USB端口时, 这 个开关使用侦测机制以识别这个配件(详细信息请参考State Machine期刊). 然后它将切换到合适的频道—数据, 音 频,或者UART。

TSU5611有一个 I2C接口用于与手机基带或者应用设备处理器进行通信。 当微型USB接口侦测到任何插入设时, 一个中断会产生。 当设备拔出时,产生另外一个中断。

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup>  |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------------------|---------------|-----------------------|------------------|
| –40°C to 85°C  | WSCP-YZP (0.5-mm pitch) | Tape and Reel | TSU5611YZPR           | A7               |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



|   |       | 针               | 脚指定     |         |                  |
|---|-------|-----------------|---------|---------|------------------|
|   | Α     | В               | С       | D       | Е                |
| 4 | MIC   | ISET            | UART_TX | USB_DM  | USB_DP           |
| 3 | R2.2K | INT             | UART_RX | ID      | DP               |
| 2 | SDA   | SCL             | DSS     | GND     | 数据手册             |
| 1 | CLDO  | V <sub>供电</sub> | AUDIO_R | AUDIO_L | V <sub>BUS</sub> |

# TSU5611



#### ZHCS405-AUGUST 2011

www.ti.com.cn



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## SUMMARY OF TYPICAL CHARACTERISTICS

|                                          | USB PATH | UART PATH    | AUDIO PATH   | MIC PATH |
|------------------------------------------|----------|--------------|--------------|----------|
| Number of switches                       | 1        | 1            | 1            | 1        |
| ON-state resistance (rON)                | 5 Ω      | 5 Ω          | 3 Ω          | 8.8 Ω    |
| ON-state resistance match (ΔrON)         | 1 Ω      | 1 Ω          | 1.1 Ω        | N/A      |
| ON-state resistance flatness (rON(flat)) | 0.24 Ω   | 0.24 Ω       | 0.1 Ω        | 0.5 Ω    |
| Turn-on/turn-off time (tON/tOFF)         | 1 ms     | 1 ms         | 1 ms         | 1 ms     |
| Bandwidth (BW)                           | 830 MHz  | 830 MHz      | 788 MHz      | 573 MHz  |
| OFF isolation (OISO)                     | –22 dB   | –22 dB       | –75 dB       | –100 dB  |
| Crosstalk (XTALK)                        | -40 dB   | –40 dB       | –50 dB       | –50 dB   |
| Total harmonic distortion (THD)          | N/A      | N/A          | 0.05%        | 0.0017%  |
| Leakage current (INO(OFF)/INC(OFF))      | 100 nA   | 100 nA       | 100 nA       | 100 nA   |
| Package options                          |          | YZP package, | 0.5-mm pitch |          |

## **APPLICATION BLOCK DIAGRAM**





ZHCS405-AUGUST 2011

## SWITCH MATRIX BLOCK DIAGRAM



#### **PIN FUNCTIONS**

| PIN                 |     | TYPE  | DECODIDION                                                           |
|---------------------|-----|-------|----------------------------------------------------------------------|
| NAME                | NO. | TYPE  | DESCRIPTION                                                          |
| AUDIO_L             | D1  | I/O   | Stereo audio left channel                                            |
| AUDIO_R             | C1  | I/O   | Stereo audio right channel                                           |
| CLDO                | A1  | 0     | Capacitor connection for LDO noise filtering                         |
| DM                  | E2  | I/O   | Common I/O port for USB, UART, Audio. Connected to USB receptacle.   |
| DP                  | E3  | I/O   | Common I/O port for USB, UART, Audio. Connected to USB receptacle.   |
| DSS                 | C2  | I     | Pulldown or pullup resistor connection to determine default switch   |
| GND                 | D2  | GND   | Ground                                                               |
| ID                  | D3  | I/O   | Common I/O port for microphone, ID detection                         |
| INT                 | B3  | 0     | Open-drain interrupt output. Connect an external pullup resistor.    |
| ISET                | B4  | 0     | Output to charger for high-current charging mode. Open-drain output. |
| MIC                 | A4  | I/O   | Microphone signal                                                    |
| R2.2K               | A3  | I     | 2.21 k $\Omega$ connection for microphone bias                       |
| SCL                 | B2  | I     | I2C clock input. Connect an external pullup resistor.                |
| SDA                 | A2  | I/O   | I2C data. Connect an external pullup resistor.                       |
| UART_RX             | C3  | I/O   | UART receive data                                                    |
| UART_TX             | C4  | I/O   | UART transmit data                                                   |
| USB_DM              | D4  | I/O   | USB D- connected to host                                             |
| USB_DP              | E4  | I/O   | USB D+ connected to host                                             |
| V <sub>BUS</sub>    | E1  | Power | VBUS power supply from USB receptacle                                |
| V <sub>SUPPLY</sub> | B1  | Power | 2.8-V to 4.4-V battery supply voltage                                |

#### ZHCS405-AUGUST 2011

## ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                       |                                            |                    | MIN  | MAX                      | UNIT |
|-----------------------|--------------------------------------------|--------------------|------|--------------------------|------|
| V <sub>BUS</sub>      | Supply voltage from USB connector          |                    | -0.5 | 28                       | V    |
| V <sub>SUPPLY</sub>   | Supply voltage from battery                |                    | -0.5 | 6                        | v    |
| V <sub>USBIO</sub>    |                                            | USB Switch         | -0.5 | V <sub>SUPPLY</sub> +0.5 |      |
| V <sub>UARTIO</sub>   | Switch I/O voltage renge                   | UART Switch        | -0.5 | V <sub>SUPPLY</sub> +0.5 | V    |
| V <sub>AUDIO</sub>    | Switch I/O voltage range                   | Audio Switch       | -1.5 | V <sub>SUPPLY</sub> +0.5 | v    |
| V <sub>MICIO</sub>    |                                            | Mic Switch         | -0.5 | V <sub>SUPPLY</sub> +0.5 |      |
| V <sub>LOGICI</sub> O | Logic input, output and I/O voltage ranges | DSS, SCL, SDA      | -0.5 | V <sub>SUPPLY</sub> +0.5 | V    |
| I <sub>BUS</sub>      | Input current on V <sub>BUS</sub> pin      |                    |      | 100                      | mA   |
| I <sub>SUPPLY</sub>   | Input current on V <sub>SUPPLY</sub> pin   |                    |      | 100                      | mA   |
| I <sub>GND</sub>      | Continuous current through GND             |                    |      | 100                      | mA   |
| Ι <sub>K</sub>        | Analog port diode current                  |                    | -50  | 50                       | mA   |
| I <sub>SW-DC</sub>    | ON-state continuous switch current         |                    | -60  | 60                       | mA   |
| I <sub>SWPEAK</sub>   | ON-state peak switch current               |                    | -150 | 150                      | mA   |
| I <sub>IK</sub>       | Digital logic input clamp current          | V <sub>L</sub> < 0 |      | -50                      | mA   |
| I <sub>LOGIC_O</sub>  | Continuous current through logic output    |                    |      | 50                       | mA   |
| T <sub>stg</sub>      | Storage temperature range                  |                    | -65  | 150                      | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

#### THERMAL IMPEDANCE RATINGS

|               |                           |             |      | UNIT |
|---------------|---------------------------|-------------|------|------|
| $\theta_{JA}$ | Package thermal impedance | YZP package | 75.5 | °C/W |

#### **RECOMMENDED OPERATING CONDITIONS**

|                       |                                            |               | MI  | N MAX                 | UNIT |
|-----------------------|--------------------------------------------|---------------|-----|-----------------------|------|
| V <sub>BUS</sub>      | Supply voltage from USB con                | nector        | 4.3 | 5 6.7                 | V    |
| V <sub>SUPPLY</sub>   | Supply voltage from battery                |               | 2.  | 8 4.4                 | V    |
| V <sub>USBIO</sub>    | Switch I/O Voltage Range                   | USB Switch    |     | 0 3.6                 | V    |
| VUARTIO               |                                            | UART Switch   |     | 0 3.6                 | V    |
| V <sub>AUDIO</sub>    |                                            | Audio Switch  | -1. | 3 1.3                 | V    |
| V <sub>MICIO</sub>    |                                            | Mic Switch    |     | 0 2.3                 | V    |
| V <sub>LOGICI</sub> O | Logic input, output and I/O voltage ranges | DSS, SCL, SDA |     | 0 V <sub>SUPPLY</sub> | V    |
| I <sub>SW-DC</sub>    | ON-state continuous switch c               | urrent        |     |                       | mA   |
| I <sub>SW¬PEAK</sub>  | ON-state peak switch current               |               |     |                       | mA   |
| T <sub>A</sub>        | Ambient Temperature                        |               | -4  | 0 85                  | °C   |



## ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                      | PARAMETER              | TEST CONDITIONS                                                                               | MIN | TYP  | MAX  | UNIT  |  |
|----------------------|------------------------|-----------------------------------------------------------------------------------------------|-----|------|------|-------|--|
|                      |                        | $V_{SUPPLY}$ = 4.2 V, $V_{BUS}$ = 0 V, SEMREN = 0, All switches open                          |     | 14   | 18   |       |  |
| IVSUPPLY             | VSUPPLY supply current | $V_{SUPPLY} = 4.2 V, V_{BUS} = 0 V, SEMREN = 1, All switches open$                            |     | 14   | 18   | μA    |  |
| VSUPPLI              |                        | $V_{SUPPLY}$ = 4.2 V, $V_{BUS}$ = 0 V, SEMREN = 1, USB or Audio switches closed               |     | 60   | 70   | μΛ    |  |
|                      |                        | $V_{BUS}$ = 5.0 V, $V_{SUPPLY}$ = 3.6 V, SEMREN=0, All switches open                          |     | 45   | 60   |       |  |
| lunua                | S VBUS supply current  | $V_{BUS}$ = 5.0 V, $V_{SUPPLY}$ = 3.6 V, SEMREN=1, All switches open                          |     | 45   | 60   | μA    |  |
| I <sub>VBUS</sub>    |                        | $V_{\text{BUS}}$ = 5.0 V, $V_{\text{SUPPLY}}$ = 3.6 V, SEMREN=1, USB or Audio switches closed |     | 80   | 98   | Pr. ( |  |
| V <sub>VBUSDET</sub> | VBUS Detect threshold  | $V_{BUS}$ = 2.5 V to 5 V with DP-DM short, Read the INT                                       | 3.0 | 3.5  | 4.0  | V     |  |
| M                    | Microphone removal     | LDO Voltage = 2.6 V, Ramp ID down, Read the INT                                               |     |      | 2.20 | V     |  |
| V <sub>MRCOMP</sub>  | threshold              | LDO Voltage = 2.3 V, Ramp ID down, Read the INT                                               |     |      | 1.95 | v     |  |
| V <sub>SECOMP</sub>  | SEND/END threshold     | LDO Voltage = 2.6 V or 2.3 V, Ramp ID up from 0 V, Read the INT                               |     | 0.15 |      | V     |  |
| R <sub>ID1</sub>     | ID resistance1         | ID_200 = 1, V <sub>SUPPLY</sub> = 3.6 V                                                       | 160 | 200  | 240  | kΩ    |  |
| R <sub>ID2</sub>     | ID Resistance2         | ID_620 = 1, V <sub>SUPPLY</sub> = 3.6 V                                                       |     | 620  | 850  | Ω     |  |

(1) V<sub>O</sub> is equal to the asserted voltage on DP\_CON and DM\_CON pins. V<sub>I</sub> is equal to the asserted voltage on DP\_HT and DM\_HT pins. I<sub>O</sub> is equal to the current on the DP\_CON and DM\_CON pins. I<sub>I</sub> is equal to the current on the DP\_HT and DM\_HT pins.

### LDO ELECTRICAL CHARACTERISTICS

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                     | PARAMETER                                  | TEST CONDITIONS                                                                                        | MIN  | TYP | MAX  | UNIT |
|---------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>BUS</sub>    | Innut voltogo                              |                                                                                                        | 4.35 | 5   | 6.7  | V    |
| V <sub>SUPPLY</sub> | Input voltage                              |                                                                                                        | 2.8  |     | 4.4  | v    |
| V <sub>OUT-26</sub> | Output voltage                             | I <sub>O</sub> = 0 mA                                                                                  | 2.54 | 2.6 | 2.65 | V    |
| I <sub>O-26</sub>   | Max output current                         | Measured at R2.2K pin                                                                                  |      |     | 10   | μA   |
| V <sub>OUT-23</sub> | Output voltage                             | I <sub>O</sub> = 0mA                                                                                   | 2.2  | 2.3 | 2.35 | V    |
| I <sub>O-23</sub>   | Max output current                         | Measured at R2.2K pin                                                                                  |      |     | 500  | μA   |
| PSR <sub>217</sub>  | Device events rejection                    | $V_{OUT}$ = 2.3 V, $V_{SUPPLY}$ = 3.2 V, $I_{O}$ = 150 µA to 450 µA, f = 217 Hz                        |      | -60 |      | dB   |
| PSR <sub>1k</sub>   | <ul> <li>Power supply rejection</li> </ul> | $V_{OUT}$ = 2.3V, $V_{SUPPLY}$ = 3.2 V, $I_O$ = 150 $\mu$ A to 450 $\mu$ A, f = 1kHz                   |      | -60 |      | dB   |
| e <sub>n-OUT</sub>  | Integrated output noise                    | $V_{OUT}$ = 2.3 V, $V_{SUPPLY}$ = 3.2 V, $I_O$ = 150 µA to 450 µA,<br>f = 20 Hz to 20 kHz (A-weighted) |      | 3   | 10   | μV   |
| T <sub>r 1</sub>    | Rise time1                                 | $I_0 = 20 \ \mu A, R2.2K = 0 \ V \text{ to } 2.6 \ V$                                                  |      | 178 |      | μs   |
| t <sub>r 2</sub>    | Rise time2                                 | $I_0 = 20 \ \mu A, R2.2K = 2.3 \ V \text{ to } 2.6 \ V$                                                |      | 260 |      | μs   |
| t <sub>f</sub>      | Fall time                                  | $I_0 = 0 \ \mu A$ , R2.2K = 2.6 V to 2.3 V                                                             |      | 2.5 |      | ms   |

Texas Instruments

www.ti.com.cn

ZHCS405-AUGUST 2011

## USB SWITCH ELECTRICAL CHARACTERISTICS FOR 2.8 V TO 4.4 V SUPPLY<sup>(1)</sup>

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                                            | PARAMETER                                  | TEST CONDITIONS                                                                                                                                  |                                             | MIN | TYP | MAX | UNIT |
|--------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|-----|-----|------|
| ANALO                                      | G SWITCH                                   |                                                                                                                                                  |                                             |     |     |     |      |
| V <sub>USBIO</sub>                         | Analog signal range                        |                                                                                                                                                  |                                             | 0   |     | 3.6 | V    |
| r <sub>ON</sub>                            | ON-state resistance                        | $V_{I}$ = 0 V to 3.6 V, $I_{O}$ = -2 mA, $V_{SUPPLY}$ = 3.6 V                                                                                    | Switch ON                                   |     | 4.5 | 10  | Ω    |
| ∆r <sub>ON</sub>                           | ON-state resistance match between channels | $V_{I} = 0.4 \text{ V}, I_{O} = -2 \text{ mA}, V_{SUPPLY} = 3.6 \text{ V}$                                                                       | Switch ON                                   |     | 1   | 1.5 | Ω    |
| r <sub>ON(flat)</sub>                      | ON-state resistance flatness               | $V_{I} = 0 \text{ V to } 3.6 \text{ V}, I_{O} = -2 \text{ mA}, V_{SUPPLY} = 3.6 \text{ V}$                                                       | Switch ON                                   |     | 0.5 | 1.5 | Ω    |
| I <sub>IO(OFF)</sub>                       | $V_{I}$ or $V_{O}$ OFF leakage current     | $ \begin{array}{l} V_{I} = 0.3 \; V, \; V_{O} = 2.5 \; V \; or \; V_{I} = 2.5 \; V, \\ V_{O} = 0.3 \; V, \; V_{SUPPLY} = 4.4 \; V, \end{array} $ | Switch OFF                                  |     | 25  | 360 | nA   |
| I <sub>IO(ON)</sub>                        | V <sub>O</sub> ON leakage current          | $V_{I} = OPEN, V_{O} = 0.3 V \text{ or } 2.5 V,$ $V_{SUPPLY} = 4.4 V$                                                                            | Switch ON                                   |     | 10  | 360 | nA   |
| DYNAM                                      | IC                                         |                                                                                                                                                  |                                             |     |     |     |      |
| t <sub>ON</sub>                            | Turn-on time                               | $V_{\text{I}} \text{ or } V_{\text{O}} = \text{VSUPPLY}, \text{ R}_{\text{L}} = 50 \ \Omega, \text{ C}_{\text{L}} = 35 \ \text{pF}$              | From receipt of I <sup>2</sup> C<br>ACK bit |     | 100 |     | μs   |
| t <sub>OFF</sub>                           | Turn-OFF time                              | $V_{\text{I}} \text{ or } V_{\text{O}} = \text{VSUPPLY}, \text{ R}_{\text{L}} = 50 \ \Omega, \text{ C}_{\text{L}} = 35 \ \text{pF}$              | From receipt of I <sup>2</sup> C<br>ACK bit |     | 20  |     | μs   |
| C <sub>I(OFF)</sub>                        | V <sub>I</sub> OFF capacitance             | DC bias = 0 V or 3.6 V, f = 10 MHz                                                                                                               | Switch OFF                                  |     | 6.5 |     | pF   |
| C <sub>O(OFF)</sub>                        | V <sub>O</sub> OFF capacitance             | DC bias = 0 V or 3.6 V, f = 10 MHz                                                                                                               | Switch OFF                                  |     | 3   |     | pF   |
| C <sub>I(ON)</sub> ,<br>C <sub>O(ON)</sub> | $V_{I}$ , $V_{O}$ ON capacitance           | DC bias = 0 V or 3.6 V, f = 10 MHz,                                                                                                              | Switch ON                                   |     | 9   |     | pF   |
| BW                                         | Bandwidth                                  | $R_L = 50 \Omega$                                                                                                                                | Switch ON                                   |     | 920 |     | MHz  |
| O <sub>ISO</sub>                           | OFF Isolation                              | $f = 240 \text{ MHz}, R_L = 50 \Omega$                                                                                                           | Switch OFF                                  |     | -29 |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                  | f = 240 MHz, R <sub>L</sub> = 50 Ω                                                                                                               | Switch ON                                   |     | -40 |     | dB   |

(1) V<sub>1</sub> = asserted voltage on DP & DM pin. V<sub>0</sub> = Asserted voltage on USB\_DP & USB\_DM pin. I<sub>0</sub> = current on the USB\_DP or USB\_DM pin



www.ti.com.cn

## UART SWITCH ELECTRICAL CHARACTERISTICS FOR 2.8 V TO 4.4 V SUPPLY<sup>(1)</sup>

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                                            | PARAMETER                                  | TEST CONDITIONS                                                                                                                                       |                                             | MIN | TYP | MAX | UNIT |
|--------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|-----|-----|------|
| ANALO                                      | G SWITCH                                   |                                                                                                                                                       |                                             |     |     |     |      |
| V <sub>USBIO</sub>                         | Analog signal range                        |                                                                                                                                                       |                                             | 0   |     | 3.6 | V    |
| r <sub>ON</sub>                            | ON-state resistance                        | $V_{I} = 0 V$ to 3.6 V, $I_{O} = -2 \text{ mA}$ , $V_{SUPPLY} = 3.6 V$                                                                                | Switch ON                                   |     | 4.5 | 10  | Ω    |
| ∆r <sub>ON</sub>                           | ON-state resistance match between channels | $V_{I} = 0.4 \text{ V}, I_{O} = -2 \text{ mA}, V_{SUPPLY} = 3.6 \text{ V}$                                                                            | Switch ON                                   |     | 1   | 1.5 | Ω    |
| r <sub>ON(flat)</sub>                      | ON-state resistance flatness               | $V_{I} = 0 V$ to 3.6 V, $I_{O} = -2 \text{ mA}$ , $V_{SUPPLY} = 3.6 V$                                                                                | Switch ON                                   |     | 0.5 | 1.5 | Ω    |
| I <sub>IO(OFF)</sub>                       | $V_{I}$ or $V_{O}$ OFF leakage current     | $ \begin{array}{l} V_{I} = 0.3 \; V, \; V_{O} = 2.5 \; V \; or \; V_{I} = 2.5 \; V, \\ V_{O} = 0.3 \; V, \; V_{SUPPLY} = 4.4 \; V \end{array} $       | Switch OFF                                  |     | 25  | 360 | nA   |
| I <sub>IO(ON)</sub>                        | V <sub>O</sub> ON leakage current          | $V_{I} = OPEN, V_{O} = 0.3 V \text{ or } 2.5 V,$ $V_{SUPPLY} = 4.4 V$                                                                                 | Switch ON                                   |     | 10  | 360 | nA   |
| DYNAM                                      | IC                                         |                                                                                                                                                       |                                             |     |     |     |      |
| t <sub>ON</sub>                            | Turn-on time                               | $V_{\text{I}} \text{ or } V_{\text{O}}$ = VSUPPLY, $R_{\text{L}}$ = 50 $\Omega,  C_{\text{L}}$ = 35 pF                                                | From receipt of<br>I <sup>2</sup> C ACK bit |     | 100 |     | μs   |
| t <sub>OFF</sub>                           | Turn-OFF time                              | $V_{\textrm{I}} \text{ or } V_{\textrm{O}} = \textrm{VSUPPLY},  \textrm{R}_{\textrm{L}} = 50 \; \Omega,  \textrm{C}_{\textrm{L}} = 35 \; \textrm{pF}$ | From receipt of<br>I <sup>2</sup> C ACK bit |     | 20  |     | μs   |
| C <sub>I(OFF)</sub>                        | V <sub>I</sub> OFF capacitance             | DC bias = 0 V or 3.6 V, f = 10 MHz                                                                                                                    | Switch OFF                                  |     | 6.5 |     | pF   |
| C <sub>O(OFF)</sub>                        | V <sub>O</sub> OFF capacitance             | DC bias = 0 V or 3.6 V, f = 10 MHz                                                                                                                    | Switch OFF                                  |     | 3   |     | pF   |
| C <sub>I(ON)</sub> ,<br>C <sub>O(ON)</sub> | $V_{I}$ , $V_{O}$ ON capacitance           | DC bias = 0 V or 3.6 V, f = 10 MHz                                                                                                                    | Switch ON                                   |     | 9   |     | pF   |
| BW                                         | Bandwidth                                  | $R_L = 50 \Omega$                                                                                                                                     | Switch ON                                   |     | 920 |     | MHz  |
| O <sub>ISO</sub>                           | OFF Isolation                              | $f = 240 \text{ MHz}, R_L = 50 \Omega$                                                                                                                | Switch OFF                                  |     | -29 |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                  | f = 240 MHz, R <sub>L</sub> = 50 Ω                                                                                                                    | Switch ON                                   |     | -40 |     | dB   |

(1) V<sub>I</sub> = asserted voltage on DP & DM pin. V<sub>O</sub> = Asserted voltage on UART\_RX & UART\_TX pin. I<sub>O</sub> = current on the UART\_RX and UART\_TX pin

Texas Instruments

www.ti.com.cn

#### ZHCS405-AUGUST 2011

## AUDIO SWITCH ELECTRICAL CHARACTERISTICS FOR 2.8 V TO 4.4 V SUPPLY<sup>(1)</sup>

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                                            | PARAMETER                                  | TEST CONDITIO                                                                                                             | ONS                                         | MIN  | TYP  | MAX  | UNIT |
|--------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------|------|------|------|
| ANALOG                                     | SWITCH                                     |                                                                                                                           |                                             |      |      |      |      |
| V <sub>AUDIO</sub> IO                      | Analog signal range                        |                                                                                                                           |                                             | -1.3 |      | 1.3  | V    |
| r <sub>ON</sub>                            | ON-state resistance                        | $V_{I}$ = +1.3 V, -1.3 V, I <sub>O</sub> = -20 mA,<br>$V_{SUPPLY}$ = 2.8 V                                                | AUDIO_L or<br>AUDIO_R<br>DM or DP           |      | 3.8  | 6    | Ω    |
| Δr <sub>ON</sub>                           | ON-state resistance match between channels | V <sub>I</sub> = 1.3 V, I <sub>O</sub> = -20 mA,<br>V <sub>SUPPLY</sub> = 2.8 V                                           | AUDIO_L or<br>AUDIO_R<br>DM or DP           |      | 1    | 1.3  | Ω    |
| r <sub>ON(flat)</sub>                      | ON-state resistance flatness               | $V_{I}$ = +1.3 V, -1.3 V, I <sub>O</sub> = -20 mA,<br>$V_{SUPPLY}$ = 2.8 V                                                | AUDIO_L or<br>AUDIO_R<br>DM or DP           |      | 0.1  | 0.25 | Ω    |
| I <sub>IO(OFF)</sub>                       | $V_I$ or $V_O$ OFF leakage current         | $V_{I} = 0 V, V_{O} = 1.3 V \text{ or } V_{I} = 1.3 V,$<br>$V_{O} = -1.3 V, V_{SUPPLY} = 4.4 V$                           | Switch OFF                                  |      | 25   | 400  | nA   |
| I <sub>IO(ON)</sub>                        | V <sub>O</sub> ON leakage current          | $V_{I} = OPEN, V_{O} = -1.3 V \text{ or } 1.3 V, \\ V_{SUPPLY} = 4.4 V$                                                   | Switch ON                                   |      | 25   | 400  | nA   |
| DYNAMIC                                    |                                            | ·                                                                                                                         | <u>.</u>                                    |      |      |      |      |
| t <sub>ON</sub>                            | Turn-on time                               | $V_{I}$ or $V_{O}$ = VSUPPLY, $R_{L}$ = 50 Ω,<br>$C_{L}$ = 35 pF                                                          | From receipt of I <sup>2</sup> C<br>ACK bit |      | 100  |      | μs   |
| t <sub>OFF</sub>                           | Turn-OFF time                              | $\label{eq:VI} \begin{array}{l} V_{I} \text{ or } V_{O} = VSUPPLY, \ R_{L} = 50 \ \Omega, \\ C_{L} = 35 \ pF \end{array}$ | From receipt of I <sup>2</sup> C<br>ACK bit |      | 20   |      | μs   |
| C <sub>I(OFF)</sub>                        | V <sub>I</sub> OFF capacitance             | DC bias = 0 V or 2.6 V, f = 10 MHz                                                                                        | Switch OFF                                  |      | 4.5  |      | pF   |
| C <sub>O(OFF)</sub>                        | V <sub>O</sub> OFF capacitance             | DC bias = 0 V or 2.6 V, f = 10 MHz                                                                                        | Switch OFF                                  |      | 6.5  |      | pF   |
| C <sub>I(ON)</sub> ,<br>C <sub>O(ON)</sub> | $V_{I}$ , $V_{O}$ ON capacitance           | DC bias = 0 V or 2.6 V, f = 10 MHz                                                                                        | Switch ON                                   |      | 9    |      | pF   |
| BW                                         | Bandwidth                                  | $R_L = 50 \Omega$                                                                                                         | Switch ON                                   |      | 900  |      | MHz  |
| O <sub>ISO</sub>                           | OFF Isolation                              | $f = 20 \text{ MHz}, R_L = 50 \Omega$                                                                                     | Switch OFF                                  |      | -100 |      | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                  | $f = 20 \text{ MHz}, R_L = 50 \Omega$                                                                                     | Switch ON                                   |      | -100 |      | dB   |
| THD                                        | Total harmonic distortion                  | $R_L = 16 \Omega, C_L = 20 \text{ pF},$<br>f = 20 Hz~20 kHz, 2.6 Vpp                                                      |                                             |      | 0.03 | 0.04 | %    |

(1) V<sub>O</sub> = asserted voltage on DP & DM pin. V<sub>I</sub> = Asserted voltage on AUDIO\_R & AUDIO\_L pin. I<sub>O</sub> = current on the DP and DM pin. I<sub>I</sub> = current on the AUDIO\_R & AUDIO\_L pin.



www.ti.com.cn

# MIC SWITCH ELECTRICAL CHARACTERISTICS FOR 2.8 V TO 4.4 V SUPPLY<sup>(1)</sup>

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                                            | PARAMETER                                  | TEST CONDITIONS                                                               | MIN                                         | TYP | MAX  | UNIT |     |
|--------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------|-----|------|------|-----|
| ANALO                                      | G SWITCH                                   |                                                                               |                                             |     |      |      |     |
| V <sub>MICIO</sub>                         | Analog signal range                        |                                                                               |                                             | 0   |      | 2.3  | V   |
| r <sub>ON</sub>                            | ON-state resistance                        | $V_{I}$ = 2.3 V, $I_{O}$ =- 20 mA, $V_{SUPPLY}$ = 2.8 V                       | MIC ID                                      |     | 9    | 12   | Ω   |
| ∆r <sub>ON</sub>                           | ON-state resistance match between channels | $V_{I} = 2.3 \text{ V}, I_{O} = -2 \text{ mA}, V_{SUPPLY} = 2.8 \text{ V}$    | MIC ID                                      |     | 0.5  | 1    | Ω   |
| r <sub>ON(flat)</sub>                      | ON-state resistance flatness               | $V_{I} = 2.3 \text{ V}, I_{O} = -2 \text{ mA}, V_{SUPPLY} = 2.8 \text{ V}$    |                                             |     | 0.1  | 0.25 | Ω   |
| I <sub>IO(OFF)</sub>                       | $V_{I}$ or $V_{O}$ OFF leakage current     |                                                                               | Switch OFF                                  |     | 5    | 200  | nA  |
| I <sub>IO(ON)</sub>                        | V <sub>O</sub> ON leakage current          | $V_I = OPEN, V_O = 0.3 V \text{ or } 1.8V,$<br>$V_{SUPPLY} = 4.4 V$           | Switch ON                                   |     | 5    | 200  | nA  |
| DYNAM                                      | IC                                         |                                                                               |                                             |     |      |      |     |
| t <sub>ON</sub>                            | Turn-on time                               | $V_{I}$ or $V_{O}$ = VSUPPLY, $R_{L}$ = 50 $\Omega$ , $C_{L}$ = 35 pF         | From receipt of I <sup>2</sup> C<br>ACK bit |     | 100  |      | μs  |
| t <sub>OFF</sub>                           | Turn-OFF time                              | $V_{I}$ or $V_{O}$ = VSUPPLY, $R_{L}$ = 50 $\Omega$ , $C_{L}$ = 35 pF         | From receipt of I <sup>2</sup> C<br>ACK bit |     | 20   |      | μs  |
| C <sub>I(OFF)</sub>                        | V <sub>I</sub> OFF capacitance             | DC bias = 0 V or 3.6 V, f = 10 MHz                                            | Switch OFF                                  |     | 6    |      | pF  |
| C <sub>O(OFF)</sub>                        | V <sub>O</sub> OFF capacitance             | DC bias = 0 V or 3.6 V, f = 10 MHz                                            | Switch OFF                                  |     | 6    |      | pF  |
| C <sub>I(ON)</sub> ,<br>C <sub>O(ON)</sub> | $V_{I}$ , $V_{O}$ ON capacitance           | DC bias = 0 V or 3.6 V, f = 10 MHz                                            | Switch ON                                   |     | 12   |      | pF  |
| BW                                         | Bandwidth                                  | R <sub>L</sub> = 50 Ω                                                         | Switch ON                                   |     | 573  |      | MHz |
| O <sub>ISO</sub>                           | OFF Isolation                              | $f = 20 \text{ kHz}, R_L = 50 \Omega$                                         | Switch OFF                                  |     | -55  |      | dB  |
| X <sub>TALK</sub>                          | Crosstalk                                  | f = 20 kHz, to audio input, $R_L = 50 \Omega$                                 | Switch ON                                   |     | -100 |      | dB  |
| THD                                        | Total harmonic distortion                  | R <sub>L</sub> = 600 Ω, C <sub>L</sub> = 20 pF,<br>f = 20 Hz~20 kHz, 100 mVpp |                                             |     | 0.03 | 0.04 | %   |

(1)  $V_I$  = asserted voltage on ID pin.  $V_O$  = Asserted voltage on MIC pin.  $I_I$  = current on the ID pin.  $I_O$  = current on the MIC pin.

### ZHCS405-AUGUST 2011

## **DIGITAL SIGNALS (DSS)**

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                     | PARAMETER             | TEST CONDITION              | MIN                       | MAX                       | UNIT |
|---------------------|-----------------------|-----------------------------|---------------------------|---------------------------|------|
| V <sub>IH</sub>     | Input Logic High      |                             | V <sub>SUPPLY</sub> x 0.7 | V <sub>SUPPLY</sub>       | V    |
| V <sub>IL</sub>     | Input Logic Low       |                             | 0                         | V <sub>SUPPLY</sub> x 0.3 | V    |
| I <sub>INLEAK</sub> | Input Leakage current | $V_I = 0 V$ to $V_{SUPPLY}$ |                           | 16                        | μA   |

## **DIGITAL SIGNALS (SCL, SDA)**

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                     | PARAMETER             | TEST CONDITION              | MIN | MAX | UNIT |
|---------------------|-----------------------|-----------------------------|-----|-----|------|
| V <sub>IH</sub>     | Input Logic High      |                             | 1.4 |     | V    |
| V <sub>IL</sub>     | Input Logic Low       |                             |     | 0.4 | V    |
| I <sub>INLEAK</sub> | Input Leakage current | $V_I = 0 V$ to $V_{SUPPLY}$ | -1  | 1   | μA   |

# DIGITAL SIGNALS (INT, ISET)

 $T_A = -40^{\circ}C$  to 85°C, (unless otherwise noted), Typical values are at  $V_{SUPPLY} = 3.6V$ ,  $V_{BUS} = 5.0V$ ,  $T_A = 25^{\circ}C$ 

|                   | PARAMETER      | TEST CONDITION          | MIN | MAX | UNIT |
|-------------------|----------------|-------------------------|-----|-----|------|
| V <sub>ODOL</sub> | Open drain low | I <sub>ODL</sub> = 4 mA |     | 0.4 | V    |



## APPLICATION INFORMATION

#### **Default Switch Position**

The DSS (Default Switch State) pin determines if the USB switches or UART switches are selected at startup. An internal pull-down resistor is present on the DSS pin, which selects the USB switches as the default at start-up. If the user wants to default to the UART switches at startup, the DSS pin must be pulled high to VSUPPLY. If the user wants to disable the switches, this must be done using an I<sup>2</sup>C write to the SW Control register after initialization is complete.

| DSS PIN   | SWITCH STATES |
|-----------|---------------|
| Open / PD | USB           |
| PU        | UART          |

#### **ID Impedance Detection**

The TSU5611 features impedance detection for identification of various accessories that might be attached to the microUSB port. Each accessory is identified by a unique resistor value connected between the ID pin and Ground. During impedance detection, the device auto-calibrates an internal current source using an external 2.21k±1% resistor. The current source is then applied to the ID pin while an internal voltage reference is incremented till it matches the ID pin voltage. This produces a 4-bit ADC value that corresponds to the ID resistance found.

| D Resistor | Tolerance | ID No. | ADC Value | <b>A</b>  |
|------------|-----------|--------|-----------|-----------|
| 0          | 1%        | 0      | 0000      |           |
| 24k        | 1%        | 1      | 0001      |           |
| 56k 1      | % or 20%  | 2      | 0010      | (↓)       |
| 100k       | 1%        | 3      | 0011      |           |
| 130k       | 1%        | 4      | 0100      | R2.2k Pin |
| 180k       | 1%        | 5      | 0101      |           |
| 240k       | 1%        | 6      | 0110      | ≥2.21k ±  |
| 330k       | 1%        | 7      | 0111      | 1         |
| 430k       | 1%        | 8      | 1000      |           |
| 620k       | 1%        | 9      | 1001      | ~         |
| 910k       | 1%        | 10     | 1010      | ID Resis  |
| Open       | N/A       | 11     | 1011      | <         |

Figure 1. Impedance Detection Circuitry

#### **Supply Detection**

**USB** Charging

The TSU5611 can be powered by either V<sub>SUPPLY</sub> or V<sub>BUS</sub>. The TSU5611 will select V<sub>BUS</sub> as the power source when present and otherwise will select V<sub>SUPPLY</sub> as the power source when V<sub>SUPPLY</sub> is present and V<sub>BUS</sub> is not.

|                    | Table 1. Suppry Selection and Shut Down Sequence                                                                |                       |             |                     |  |  |  |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------|-------------|---------------------|--|--|--|--|--|
|                    | V <sub>SUPPLY</sub>                                                                                             | HANDSET STATUS        | MUIC STATUS | POWER SUPPLY        |  |  |  |  |  |
| Normal Case        | Yes                                                                                                             | ON                    | Active      | V <sub>SUPPLY</sub> |  |  |  |  |  |
| Normal Case        | Yes                                                                                                             | OFF( S/W Off)         | Shut down   |                     |  |  |  |  |  |
| Outline David Land | Yes                                                                                                             | ON                    | Active      | V <sub>SUPPLY</sub> |  |  |  |  |  |
| Sudden Power Loss  | No                                                                                                              | OFF                   | Shut down   |                     |  |  |  |  |  |
| No Detter          | No                                                                                                              | OFF                   | Shut down   |                     |  |  |  |  |  |
| No Battery         | No                                                                                                              | ON(V <sub>BUS</sub> ) | Active      | V <sub>BUS</sub>    |  |  |  |  |  |
|                    | i de la constancia de la c | 1                     |             |                     |  |  |  |  |  |

ON(VBUS)

Active

Table 1 Supply Selection and Shut Down Sequence

Yes(Charging)

VBUS



#### **Standard I2C Interface Details**

The bidirectional  $I^2C$  bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

I<sup>2</sup>C communication with this device is initiated by the master sending a START condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 2). After the start condition, the device address byte is sent, MSB first, including the data direction bit (R/W). This device does not respond to the general call address. After receiving the valid address byte, this device responds with an ACK, a low on the SDA input/output during the high of the ACK-related clock pulse.



Figure 2. Definition of Start and Stop Conditions

The data byte follows the address ACK. The R/W bit is kept low for transfer from the master to the slave. The data byte is followed by an ACK sent from this device. Data are output only if complete bytes are received and acknowledged. The output data is valid at time (tpv) after the low-to-high transition of SCL, during the clock cycle for the ACK.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (START or STOP) (see Figure 3).



Figure 3. Bit Transfer

A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 2).

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit.

A slave receiver that is addressed must generate an ACK after the reception of each byte. The device that acknowledges has to pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 4). Setup and hold times must be taken into account.



Figure 4. Acknowledgment on I<sup>2</sup>C Bus

## Writes

Data is transmitted to the TSU5611 by sending the device slave address and setting the LSB to a logic 0 (see Figure 5 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte. The next byte is written to the specified register on the rising edge of the ACK clock pulse.







### Reads

The bus master first must send the TSU5611 slave address with the LSB set to logic 0. The command byte is sent after the address and determines which register is accessed. After a restart, the device slave address is sent again but, this time, the LSB is set to logic 1. Data from the register defined by the command byte then is sent by the TSU5611. Data is clocked into the SDA output shift register on the rising edge of the ACK clock pulse. See Figure 7.



Figure 9. Repeated Data Read from a Single Register - Split Mode





Figure 10. Burst Data Read from Multiple Registers – Split Mode

#### Notes (Applicable to Figure 5–Figure 10):

- SDA is pulled low on Ack. from slave or Ack. from master.
- Register writes always require sub-address write before first data byte.
- Repeated data writes to a single register continue indefinitely until Stop or Re-Start.
- · Repeated data reads from a single register continue indefinitely until No Ack. from master.
- Burst data writes start at the specified register address, then advance to the next register address, even to the read-only registers. For these registers, data write appears to occur, though no data are changed by the writes. After register 14h is written, writing resumes to register 01h and continues until Stop or Re-Start.
- Burst data reads start at the specified register address, then advance to the next register address. Once register 14h is read, reading resumes from register 01h and continues until No Ack. from master.

TEXAS INSTRUMENTS

www.ti.com.cn

#### SOFTWARE FLOWCHART



Figure 11. Initialization







ZHCS405-AUGUST 2011



Figure 13. Accessory Detection (1/2)

TEXAS INSTRUMENTS

www.ti.com.cn



Figure 14. Accessory Detection (2/2)



## I<sup>2</sup>C Register Map<sup>(1)(2)</sup>

| Addr<br>ess<br>(xxh) | Name        | TYPE | Reset<br>Value          | b7      | b6          | b5           | b4      | b3                | b2      | b1       | b0          |
|----------------------|-------------|------|-------------------------|---------|-------------|--------------|---------|-------------------|---------|----------|-------------|
| 00                   | Device ID   | R    | 00011000                | ,       | VENDOR ID B | ITS (TI=00   | 001)    | 01) REVISION BITS |         |          |             |
| 01                   | Control 1   | R/W  | X0000000                | SEMREN2 | ID_2P2      | ID_620       | ID_200  | VLDO              | SEMREN  |          |             |
| 02                   | Control 2   | R/W  | 0000XX01                | INTPOL  | INT1_EN     | MIC_L<br>P   | CP_AUD  | MB 200            | INT2 EN | CHG_TYP  | USB_DET_DIS |
| 03                   | SW Control  | R/W  | See (1)                 |         | MIC_ON      |              | DP[2:0] |                   |         | DM[2:0]  |             |
| 04                   | INT_Status1 | R    | 00000000 <sup>(2)</sup> | CHGDET  | MR_COMP     | SEND/<br>END | VBUS    | IDNO[3: 0]        |         |          |             |
| 05                   | INT_Status2 | R    | 00000000                |         |             |              |         |                   |         | MR_COMP2 | SEND/END2   |
| 06                   | Status      | R    | 00XXXXX0                | DCPORT  | CHPORT      |              |         |                   |         |          | TIMEOUT_CD  |

Refer SW\_Control register description.
 Refer INT\_Status1 Note2.
 Refer SW\_Control register description.
 Refer INT\_Status1 Note2.

#### **Slave Address**

|               | SIZE   |       |       |       | DESC  | CRIPTION |       |       |       |
|---------------|--------|-------|-------|-------|-------|----------|-------|-------|-------|
| NAME          | (BITS) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3    | BIT 2 | BIT 1 | BIT 0 |
| Slave address | 8      | 1     | 0     | 0     | 0     | 1        | 0     | 0     | R/W   |



www.ti.com.cn

## **Register Descriptions**

1. Device ID Address: 00H Type: Read

| NAME      | SIZE<br>(BITS) | DESCRIPTION                                                           |  |  |  |  |  |  |
|-----------|----------------|-----------------------------------------------------------------------|--|--|--|--|--|--|
|           |                | A unique number for chip version                                      |  |  |  |  |  |  |
| Device ID | 8              | 00011000<br>bits 0-3 = chip revision, bits 4-7 = Vendor ID (TI=0001b) |  |  |  |  |  |  |

#### 2. Control 1 Address: 01H Type: Read and Write

| Address<br>(xxh) | Name        | TYPE | b7      | b6     | b5     | b4     | b3   | b2      | b1 | b0 |
|------------------|-------------|------|---------|--------|--------|--------|------|---------|----|----|
| 01               | Control 1   | R/W  | SEMREM2 | ID_2P2 | ID_620 | ID_200 | VLDO | SEMREN1 |    |    |
|                  | Reset Value |      | Х       | 0      | 0      | 0      | 0    | 0       | 0  | 0  |

| NAME    | SIZE<br>(BITS) | DESCRIPTION                                                                  |
|---------|----------------|------------------------------------------------------------------------------|
| SEMREN2 | 1              | 0: Disable Send/End2 and MIC Removal2 Comparators and LDO                    |
|         |                | 1: Enable Send/End2 and MIC Removal2 Comparators and LDO                     |
| ID_2P2  | 1              | 0: 2.21 kΩ switch open                                                       |
|         |                | 1: Connect LDO to ID through 2.21 k $\Omega$ external resistor               |
| ID_620  | 1              | 0: 620 Ω switch open                                                         |
|         |                | 1: Connect LDO to ID through 620 $\Omega$ internal resistor (Used for Video) |
| ID_200  | 1              | 0: 200 kΩ switch open                                                        |
|         |                | 1: Connect LDO to ID through 200 kΩ internal resistor                        |
| VLDO    | 1              | 0: LDO voltage = 2.6V (If Manual Switching Mode)                             |
|         |                | 1: LDO voltage = 2.3V (If Manual Switching Mode)                             |
| SEMREN1 | 1              | 0: Disable Send/End and MIC Removal Comparators and LDO                      |
|         |                | 1: Enable Send/End and MIC Removal Comparators and LDO                       |



### 3. Control 2 Address: 02H

| Address<br>(xxh) |               |  | b7     | b6      | b6 b5  |        | b4 b3  |         | b1      | b0          |  |
|------------------|---------------|--|--------|---------|--------|--------|--------|---------|---------|-------------|--|
| 02               | Control 2 R/W |  | INTPOL | INT1_EN | MIC_LP | CP_AUD | MB_200 | INT2_EN | CHG_TYP | USB_DET_DIS |  |
| Reset Value      |               |  | 0      | 0       | 0      | 0      | 0      | 0       | 0       | 1           |  |

| NAME        | SIZE (BITS) | DESCRIPTION                                                    |  |  |  |  |  |  |  |  |
|-------------|-------------|----------------------------------------------------------------|--|--|--|--|--|--|--|--|
| INT_POL     | 1           | 0: Interrupt Polarity = Active Low                             |  |  |  |  |  |  |  |  |
|             |             | Interrupt Polarity = Active High                               |  |  |  |  |  |  |  |  |
| INT1_EN     | 1           | : All Interrupts on INT_Status1 disabled (masked)              |  |  |  |  |  |  |  |  |
|             |             | 1: All Interrupts on INT_Status1 enabled                       |  |  |  |  |  |  |  |  |
| MIC_LP      | 1           | 0: Low Power mode - MIC power pulsing disabled                 |  |  |  |  |  |  |  |  |
|             |             | 1: Low Power mode - MIC power pulsing enabled                  |  |  |  |  |  |  |  |  |
| CP_AUD      | 1           | 0: Click/Pop resistors on AUDIO_L and AUDIO_R disabled         |  |  |  |  |  |  |  |  |
|             |             | 1: Click/Pop resistors on AUDIO_L and AUDIO_R enabled          |  |  |  |  |  |  |  |  |
| MB_200      | 1           | 0: 200 k $\Omega$ switch to MIC line open                      |  |  |  |  |  |  |  |  |
|             |             | 1: Connect LDO to MIC through 200 k $\Omega$ internal resistor |  |  |  |  |  |  |  |  |
| INT2_EN     | 1           | 0: All Interrupts on INT_Status2 disabled (masked)             |  |  |  |  |  |  |  |  |
|             |             | 1: All Interrupts on INT_Status2 enabled                       |  |  |  |  |  |  |  |  |
| CHG_TYP     | 1           | 0: Charger type detection disabled                             |  |  |  |  |  |  |  |  |
|             |             | 1: Charger type detection enabled                              |  |  |  |  |  |  |  |  |
| USB_DET_DIS | 1           | 0: USB Detection Enabled                                       |  |  |  |  |  |  |  |  |
|             |             | 1: USB Detection Disabled                                      |  |  |  |  |  |  |  |  |

#### 4. SW\_Control Address: 03H

| Address<br>(xxh) | Name              | TYPE | b7 | b6     | b5                 | b4      | b3 | b2                 | b1      | b0 |  |  |
|------------------|-------------------|------|----|--------|--------------------|---------|----|--------------------|---------|----|--|--|
| 03               | 03 SW Control R/W |      |    | MIC_ON |                    | DP[2:0] |    |                    | DM[2:0] |    |  |  |
|                  | Reset Value       |      |    | 0      | See <sup>(1)</sup> |         |    | See <sup>(1)</sup> |         |    |  |  |

(1) The reset value depends on  $V_{BUS}$  status at power up. If  $V_{BUS}$  presents, the default value depends on DSS pin state (refer **Error! Reference source not found.** session). If  $V_{BUS}$  does not present, the default value is 111b (DM/DP switch is open)

| NAME   | SIZE<br>(BITS) | DESCRIPTION                                |
|--------|----------------|--------------------------------------------|
| MIC_ON | 1              | 0: MIC switching path open                 |
|        |                | 1: MIC switching path connected to ID line |
| DP     | 3              | 000: DP connected to USB_DP                |
|        |                | 001: DP connected to UART_TX               |
|        |                | 010: DP connected to AUDIO_R               |
|        |                | 011: Future Use (right Audio for Video)    |
|        |                | 100-111: DP switching path open            |
| DM     | 3              | 000: DM connected to USB_DM                |
|        |                | 001: DM connected to UART_RX               |
|        |                | 010: DM connected to AUDIO_L               |
|        |                | 011: Future Use (left Audio for Video)     |
|        |                | 100-111: DM switching path open            |

### 5. INT\_Status1 Address: 04H

| Address<br>(xxh) | Name TYPE   |   | b7 b6  |         | b5       | b4   | b3        | b2 | b1 | b0 |
|------------------|-------------|---|--------|---------|----------|------|-----------|----|----|----|
| 04               | INT_Status1 | R | CHGDET | MR_COMP | SEND/END | VBUS | IDNO[3:0] |    |    |    |
|                  | Reset Value |   | 0      | 0       | 0        | 0    | See (1)   |    |    |    |

#### (1) ADC value of the ID pin

| NAME     | SIZE<br>(BITS) | DESCRIPTION                                                                                                 |
|----------|----------------|-------------------------------------------------------------------------------------------------------------|
| CHGDET   | 1              | 0: High Current Charger Not Detected                                                                        |
|          |                | 1: High Current Dedicated Charger Detected. The dedicated charger has DP-DM short with less than $50\Omega$ |
| MR_COMP  | 1              | 0: MIC removal comparator low                                                                               |
|          |                | 1: MIC removal comparator high                                                                              |
| SEND/END | 1              | 0: ID line not grounded                                                                                     |
|          |                | 1: ID line grounded (Send/End button pressed)                                                               |
| VBUS     | 1              | 0: No power detected on VBUS                                                                                |
|          |                | 1: Power detected on VBUS                                                                                   |
| IDNO     | 4              | 0000: ADC determined ID impedance = 0 ohms (grounded)                                                       |
|          |                | 0001: ADC determined ID impedance = 24 K-ohms                                                               |
|          |                | 0010: ADC determined ID impedance = 56 K-ohms                                                               |
|          |                | 0011: ADC determined ID impedance = 100 K-ohms                                                              |
|          |                | 0100: ADC determined ID impedance = 130 K-ohms                                                              |
|          |                | 0101: ADC determined ID impedance = 180 K-ohms                                                              |
|          |                | 0110: ADC determined ID impedance = 240 K-ohms                                                              |
|          |                | 0111: ADC determined ID impedance = 330 K-ohms                                                              |
|          |                | 1000: ADC determined ID impedance = 430 K-ohms                                                              |
|          |                | 1001: ADC determined ID impedance = 620 K-ohms                                                              |
|          |                | 1010: ADC determined ID impedance = 910 K-ohms                                                              |
|          |                | 1011: ADC determined ID impedance = open                                                                    |

### 6. INT\_Status2 Address: 05H

| Address<br>(xxh) | Name        | TYPE | b7 | b6 | b5 | b4 | b3 | b2 | b1       | b0        |
|------------------|-------------|------|----|----|----|----|----|----|----------|-----------|
| 05               | INT_Status2 | R    |    |    |    |    |    |    | MR_COMP2 | SEND/END2 |
|                  | Reset Value |      |    |    |    |    |    |    | N/A      | N/A       |

| NAME      | SIZE (BITS) | DESCRIPTION                                    |
|-----------|-------------|------------------------------------------------|
| MR_COMP2  | 1           | 0: MIC removal comparator2 low                 |
|           |             | 1: MIC removal comparator2 high                |
| SEND/END2 | 1           | 0: MIC line not grounded                       |
|           |             | 1: MIC line grounded (Send/End button pressed) |

## 7. Status Address: 06H

| Address<br>(xxh) | Name        | TYPE | b7     | b6 b5  | b4 | b3 | b2 | b1 | b0 |            |
|------------------|-------------|------|--------|--------|----|----|----|----|----|------------|
| 06               | 06 Status R |      | DCPORT | CHPORT |    |    |    |    |    | TIMEOUT_CD |
|                  | Reset Value |      |        | 0      | Х  | Х  | Х  | Х  | Х  | 0          |

| NAME       | SIZE (BITS) | DESCRIPTION                                      |  |  |  |  |  |  |  |
|------------|-------------|--------------------------------------------------|--|--|--|--|--|--|--|
| DCPORT     | 1           | 0: No Dedicated charger detected                 |  |  |  |  |  |  |  |
|            |             | 1: Dedicated charger detected                    |  |  |  |  |  |  |  |
| CHPORT     | 1           | No Charging host port detected                   |  |  |  |  |  |  |  |
|            |             | 1: Charging host port detected                   |  |  |  |  |  |  |  |
| TIMEOUT_CD | 1           | 0: No timeout for DP/DM contact detection.       |  |  |  |  |  |  |  |
|            |             | 1: Timeout occurred for DP/DM contact detection. |  |  |  |  |  |  |  |



ZHCS405-AUGUST 2011

## PARAMETER MEASUREMENT INFORMATION



Figure 15. LDO Output Voltage



Figure 16. Max Output Current



Figure 17. LDO Rise/Fall Time



# TSU5611

www.ti.com.cn

## ZHCS405-AUGUST 2011





Figure 18. Power Supply Rejection



Figure 19. Integrated Output Noise



11-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TSU5611YZPR      | ACTIVE        | DSBGA        | YZP                  | 20   | 3000           | RoHS & Green    | (6)<br>SNAGCU                 | Level-1-260C-UNLIM   | -40 to 85    | A7                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

YZP (R-XBGA-N20)

DIE-SIZE BALL GRID ARRAY



Α. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

This drawing is subject to change without notice. Β.

C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司