

# **TDP158 Configuration Guide**

#### Ikechukwu Anyiam

#### **ABSTRACT**

The purpose of this document is to provide a quick start-up guide for the TDP158 device.

# Contents1Device Configuration Guide12Summary2

# 1 Device Configuration Guide

- 1. Choose I2C mode or pin-strap mode via I2C\_EN:
  - When I2C\_EN is high, the device is in I2C mode and the configuration is done through I2C.
  - When I2C\_EN is low, the device is in pin-strap mode and the configuration is done through the device pins.

#### 2. Choose transmit termination via TERM:

In pin-strap mode, when the TERM pin is configured as NC, there will be no transmit termination. When the TERM pin is connected low, the transmit termination will be set to 150- to 300- $\Omega$ . When the TERM pin is connected high, the transmit termination will be set to 75- to 150- $\Omega$ 

- For data rates greater than 3.4 Gbps, set TERM high.
- For data rates less than 3.4 Gbps, set TERM as NC or low. When configured in I2C mode, TERM bits (Register 0x0Bh, bits [4:3]) need to be set manually.

#### 3. Choose clock slew rate settings via SLEW:

- In pin-strap mode, when the SLEW pin is configured as NC, the slew rate will be at its midrange value of 1–180 ps.
- When SLEW is connected low, the slew rate is at its slowest at 203 ps.
- When SLEW is connected high, the slew rate is at its fastest at 122 ps.
- SLEW can also be configured with bits [7:6] in register 0x0Bh in I2C mode for the clock, and bits [1:0] in register 0x0Ah for the data. 2'b00 is the slowest and 2'b11 is the fastest.



Summary www.ti.com

## 4. Choose input receive equalization via A0/EQ1 and A1/EQ2:

For fixed equalization options, see Table 1.

Table 1. Receiver EQ Programming and Values

| RX EQ (dB) | Pin Control (1) {EQ2,EQ1} | Global<br>I2C Control<br>P0_Reg0D[6:3] | Independent Lane Control  I2C Control (2) |         |         |         |
|------------|---------------------------|----------------------------------------|-------------------------------------------|---------|---------|---------|
|            |                           |                                        |                                           |         |         |         |
|            |                           |                                        | 2                                         | 2'b00   | 4'b0000 | 4'b0000 |
| 3          | 2'b0Z                     | 4'b0001                                | 4'b0001                                   | 4'b0001 | 4'b0001 | 4'b0001 |
| 4          |                           | 4'b0010                                | 4'b0010                                   | 4'b0010 | 4'b0010 | 4'b0010 |
| 5          | 2'b01                     | 4'b0011                                | 4'b0011                                   | 4'b0011 | 4'b0011 | 4'b0011 |
| 6.5        | 2'bZ0                     | 4'b0100                                | 4'b0100                                   | 4'b0100 | 4'b0100 | 4'b0100 |
| 7.5        |                           | 4'b0101                                | 4'b0101                                   | 4'b0101 | 4'b0101 | 4'b0101 |
| 8.5        | 2'bZZ                     | 4'b0110                                | 4'b0110                                   | 4'b0110 | 4'b0110 | 4'b0110 |
| 9          |                           | 4'b0111                                | 4'b0111                                   | 4'b0111 | 4'b0111 | 4'b0111 |
| 10         | 2'bZ1                     | 4'b1000                                | 4'b1000                                   | 4'b1000 | 4'b1000 | 4'b1000 |
| 11         | 2'b10                     | 4'b1001                                | 4'b1001                                   | 4'b1001 | 4'b1001 | 4'b1001 |
| 12         |                           | 4'b1010                                | 4'b1010                                   | 4'b1010 | 4'b1010 | 4'b1010 |
| 13         |                           | 4'b1011                                | 4'b1011                                   | 4'b1011 | 4'b1011 | 4'b1011 |
| 14         |                           | 4'b1100                                | 4'b1100                                   | 4'b1100 | 4'b1100 | 4'b1100 |
| 14.5       | 2'b1Z                     | 4'b1101                                | 4'b1101                                   | 4'b1101 | 4'b1101 | 4'b1101 |
| 15         |                           | 4'b1110                                | 4'b1110                                   | 4'b1110 | 4'b1110 | 4'b1110 |
| 15.5       | 2'b11                     | 4'b1111                                | 4'b1111                                   | 4'b1111 | 4'b1111 | 4'b1111 |

<sup>&</sup>lt;sup>(1)</sup> For Pin Control 0 = 1-kΩ pulldown resistor to GND, 1 = 1-kΩ pullup resistor to VCC, Z = Floating (No Connect)

# 5. Choose pre-emphasis settings via SDA\_CTL/PRE:

- In pin-strap mode, when the SDA\_CTL/PRE pin is configured as low, no pre-emphasis is applied. When PRE\_SEL is connected high, 3.5-dB pre-emphasis is applied.
- Pre-emphasis settings can also be configured in register 0x0Ch in I2C mode.

# 2 Summary

The guidelines in this application report serve as a starting point for configuring the TDP158 device for your application.

<sup>(2)</sup> Individual Lane control is based upon the pin names with no swap

<sup>(3)</sup> The CLK EQ in HDMI mode is controlled by register P0\_Reg0D[2:1]

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated