# Technical Article Mitigating CMTI on a PSR flyback for SiC-based traction inverter designs



Youhao Xi

There has been a significant increase recently in the use of silicon carbide (SiC) field-effect transistors (FETs) in traction inverter designs. The fact that SiC inverters can produce high transient voltage (dv/dt) signals greater than 100 V/ns raises concerns for common-mode transient immunity (CMTI), representing a new challenge when designing an inverter gate driver isolated bias supply design.

Among isolated bias supply topologies, the primary-side regulated (PSR) flyback converter has the best cost-toperformance ratio given its low count of external components, tight output voltage regulation, no need for an optocoupler, high efficiency and reliable galvanic isolation. There is an effective CMTI mitigation method that can help improve PSR flyback immunity in a SiC inverter, enabling the PSR flyback's continued use in SiC FETs and isolated bias supplies.

#### Using a PSR flyback as an isolated bias supply

Figure 1 shows the PSR flyback converter topology in traction inverter applications using TI's LM5180 converter. PSR flyback devices such as the LM5181, LM25180, LM25183, LM25184 converters and the LM5185 controller, all share a common architecture with the LM5180; the main differences are in their power capabilities.

Figure 1 shows only two output rails biasing one high-side driver of the inverter's SiC FETs. It is possible to add additional isolated outputs by coupling more windings to the transformer. The components represented dashed lines are optional for additional features.



Figure 1. PSR flyback bias supply for traction inverters



Unlike a conventional flyback converter, which typically requires an optocoupler and a voltage reference such as the TI TLV431 on the secondary side to form the feedback circuit for tight output regulation, the PSR flyback converter senses the output voltage through the transformer's primary winding and achieves tight output voltage regulation of the isolated voltage rail, all without the need for an optocoupler or secondary feedback circuit. This results in a simple bias-supply solution with a high cost-to-performance ratio.

Specifically, Equations 1 and 2 determine the output voltages, assuming that  $V_{o1}$  is the main output (higher power):

$$\begin{split} V_{o1} &= \frac{N_{S1}}{N_{P}} \times \frac{R_{FB}}{R_{SRT}} \times 1.21 \text{ V} - V_{D1} \quad (1) \\ V_{o2} &= \frac{N_{S2}}{N_{S_{1}}} \times (V_{o1} + V_{D1}) - V_{D2} \quad (2) \end{split}$$

where 1.21 V is the reference voltage of the converter IC; N<sub>P</sub>, N<sub>S2</sub> and N<sub>S2</sub> are the number of turns of the corresponding transformer windings; R<sub>FB</sub> and R<sub>SET</sub> are the output voltage sensing and regulation setting resistors, respectively; and V<sub>D1</sub> and V<sub>D2</sub> are the forward voltage drop of the two output diodes.

 $R_{SET}$  is usually fixed at 12.1 k $\Omega$  for the LM5180, LM5181, LM5183 and LM5184, and at 10 k $\Omega$  for the LM5185. Therefore, you could rewrite Equation 1 as:

$$V_{o1} = \frac{N_{S1}}{N_{P}} \times R_{FB} \times 100 \ \mu A - V_{D1}$$
(3)

Equation 3 reveals that the output voltages remain stable if the 100- $\mu$ A working current through R<sub>FB</sub> is unaffected by noise.

#### The challenge of CMTI

As Figure 2 illustrates, when SiC FETs switch within a few nanoseconds, the switch node of the inverter leg, which is also the SiC FET driver floating ground, will swing at a slew rate of >100 V/ns.



Figure 2. CMTI in the standard PSR flyback bias supply

The floating ground's high dv/dt swing is a CMT for the isolated bias supply. Figure 2 also shows how the CMT will induce CMT currents to flow through the transformer's parasitic capacitors (represented by the dashed line) into the primary side. Part of this CMT current will flow through  $R_{FB}$  and affect stable operation.

Figure 3 shows typical waveforms of a regular PSR flyback suffering from CMTI, captured on the standard LM5180EVM-S05 evaluation module (EVM). The yellow trace is the SiC leg's CMT. The red trace is the PSR flyback's SW pin voltage.

Let's explain the intermittent switching behavior. When the CMT falls into the time window of the PSR flyback's output sample-and-hold interval, that affects the feedback signal because the CMT current is affecting the 100- $\mu$ A operating current from Equation 3. The affected feedback signal leads the converter to erroneously move away from stable operation, causing intermittent switching and interrupting steady power transfer to the output. The output voltage may dip, which in turn affects SiC inverter operation.



Figure 3. PSR flyback affected by CMT (vertical: channel 1 = 100 V/div, channel 2 = 10 V/div; horizontal: 50 μs/div)

## CMTI mitigation in the PSR flyback

Figure 4 shows the proposed CMTI mitigation method. It introduces a resistor ( $R_1$ ) placed in series with  $R_{FB}$ , and a ceramic capacitor ( $C_1$ ) placed across the joint of the two feedback resistors and VIN pin. The resistor-capacitor forms a low-pass filter, attenuating the CMT current's effects on the  $R_{FB}$ 's 100- $\mu$ A operating current. The optional second filter capacitor ( $C_2$ , placed at the  $R_{SET}$  pin) can also enhance the mitigation.



Figure 4. CMTI mitigation in a PSR flyback



Figure 5 illustrates the operating principles of the CMTI mitigation method. The relative sizes of the arrows represent relative CMT current magnitudes in different paths. You can see in the feedback signal that the CMT current effects are greatly reduced.



Figure 5. CM current attenuation at the feedback signal under CMTI mitigation in a PSR flyback

## **Proof of concept**

When verifying the proposed CMTI mitigation method on several TI PSR flyback converter boards, including the LM5180EVM-S05 and LM5185EVM-SIO, they all demonstrated the expected improvements. Figure 6 is a schematic markup of the LM5180EVM-S05 with the method.



Figure 6. LM5180EVM-S05 modification with CMTI mitigation

Figure 7 shows EVM performance with the CMTI mitigation method. Under the same operating conditions as Figure 3, converter operation is greatly improved, with no obvious interruptions. We observed similar improvements on the LM5185EVM-SIO.



Figure 7. LM5180EVM-S05 performance with CMTI mitigation (vertical: channel 1 = 100 V/div, channel 2 = 10 V/div; horizontal: 50 µs/div)



## Conclusion

With the proposed CMTI mitigation method, the PSR flyback will continue to be a compelling and suitable solution as the isolated bias supply, not just for SiC inverters but for applications such as onboard chargers, battery management systems and high-power DC/DC converters that employ SiC FETs.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated