

# LM34917A Ultra Small 33V, 1.25A Constant On-Time Buck Switching Regulator with Intelligent Current Limit

Check for Samples: LM34917A

#### **FEATURES**

- Functional Input Voltage Range: 8V to 33V
- DSBGA package
- Input Over-Voltage Shutdown at ≈35V
- Transient Capability to 50V
- Integrated N-Channel buck switch
- Valley current limit varies with V<sub>IN</sub> and V<sub>OUT</sub> to reduce excessive inductor current
- On-time is reduced when in current limit
- · Integrated start-up regulator
- · No loop compensation required
- Ultra-Fast transient response
- Maximum switching frequency: 2 MHz
- Operating frequency remains nearly constant with load current and input voltage variations
- · Programmable soft-start
- Precision internal reference
- Adjustable output voltage
- Thermal shutdown

#### TYPICAL APPLICATIONS

- High Efficiency Point-Of-Load (POL) Regulator
- Non-Isolated Buck Regulator
- Secondary High Voltage Post Regulator

#### **PACKAGE**

12-Bump DSBGA Package

#### DESCRIPTION

The LM34917A Step-Down Switching Regulator features all the functions needed to implement a low cost, efficient, buck bias regulator capable of supplying at least 1.25A to the load. To reduce excessive switch current due to the possibility of a saturating inductor the valley current limit threshold changes with input and output voltages, and the ontime is reduced when current limit is detected. This buck regulator contains an N-Channel Buck Switch, and is available in the 12 pin DSBGA package. The constant on-time feedback regulation scheme requires no loop compensation, results in fast load transient response, and simplifies circuit implementation. The operating frequency remains constant with line and load variations due to the inverse relationship between the input voltage and the on-time. The valley current limit results in a smooth transition from constant voltage to constant current mode when current limit is detected, reducing the frequency and output voltage, without the use of foldback. Additional features include: V<sub>CC</sub> undervoltage lock-out, input over-voltage shutdown, thermal shutdown, gate drive under-voltage lock-out, and maximum duty cycle limit.

#### **Basic Step Down Regulator**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## **Connection Diagram**



Figure 1. Bump Side Package Number YZR0012UNA



Figure 2. Top View Package Number YZR0012UNA

#### **PIN DESCRIPTIONS**

| Pin Number | Name                                     | Description                              | Application Information                                                                                                                                                                                         |  |  |  |  |
|------------|------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| A1         | SGND                                     | Sense Ground                             | Re-circulating current flows into this pin to the current sense resistor.                                                                                                                                       |  |  |  |  |
| A2         | RTN                                      | Circuit Ground                           | Ground for all internal circuitry other than the current limit detection.                                                                                                                                       |  |  |  |  |
| А3         | FB                                       | Feedback input from the regulated output | Internally connected to the regulation and over-voltage comparators. The regulation level is 2.5V.                                                                                                              |  |  |  |  |
| B1         | ISEN                                     | Current sense                            | The re-circulating current flows out of this pin to the free-wheeling diode.                                                                                                                                    |  |  |  |  |
| B2         | RON/SD                                   | On-time control and shutdown             | An external resistor from VIN to this pin sets the buck switch on-time. Grounding this pin shuts down the regulator.                                                                                            |  |  |  |  |
| В3         | SS                                       | Softstart                                | An internal current source charges an external capacitor to 2.5V, providing the softstart function.                                                                                                             |  |  |  |  |
| C1,C2      | VIN                                      | Input supply voltage                     | Operating input range is 8.0V to 33V, with over-voltage shutdown internally set at ≊35V. Transient capability is 50V.                                                                                           |  |  |  |  |
| C3         | C3 VCC Output from the startup regulator |                                          | Nominally regulated at 7.0V. Connect a 0.1 µF capacitor from this pin to RTN. An external voltage (8V to 14V) can be applied to this pin to reduce internal dissipation. An internal diode connects VCC to VIN. |  |  |  |  |
| D1,D2      | SW                                       | Switching Node                           | Internally connected to the buck switch source. Connect to the inductor, diode, and bootstrap capacitor.                                                                                                        |  |  |  |  |
| D3         | BST                                      |                                          |                                                                                                                                                                                                                 |  |  |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## Absolute Maximum Ratings(1)(2)

| VIN to RTN                | 50V             |
|---------------------------|-----------------|
| BST to RTN                | 64V             |
| SW to RTN (Steady State)  | -1.5V           |
| BST to VCC                | 50V             |
| VIN to SW                 | 50V             |
| BST to SW                 | 14V             |
| VCC to RTN                | 14V             |
| SGND to RTN               | -0.3V to +0.3V  |
| Current out of ISEN       | See text        |
| SS to RTN                 | -0.3V to 4V     |
| All Other Inputs to RTN   | -0.3 to 7V      |
| ESD Rating (3)            |                 |
| Human Body Model          | 2kV             |
| Storage Temperature Range | -65°C to +150°C |
| Junction Temperature      | 150°C           |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For specifications and test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) The human body model is a 100pF capacitor discharged through a 1.5k $\Omega$  resistor into each pin.

## Operating Ratings (1)

| V <sub>IN</sub> Voltage | 8.0V to 33V      |
|-------------------------|------------------|
| Junction Temperature    | −40°C to + 125°C |

<sup>(1)</sup> Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For specifications and test conditions, see the Electrical Characteristics.

#### **Electrical Characteristics**

Limits in standard type are for  $T_J$  = 25°C only; limits in **boldface** type apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN}$  = 12V,  $R_{ON}$  = 200k $\Omega$ . See <sup>(1)</sup> and <sup>(2)</sup>.

| Symbol              | Parameter                                        | Conditions                                                                       | Min  | Тур  | Max  | Units |
|---------------------|--------------------------------------------------|----------------------------------------------------------------------------------|------|------|------|-------|
| Start-Up Regu       | ılator, V <sub>CC</sub>                          |                                                                                  |      |      |      |       |
| V <sub>CC</sub> Reg | V <sub>CC</sub> regulated output                 | Vin > 9V                                                                         | 6.6  | 7.0  | 7.4  | V     |
|                     | V <sub>IN</sub> -V <sub>CC</sub> dropout voltage | $I_{CC} = 0 \text{ mA},$<br>$V_{CC} = \text{UVLO}_{\text{VCC}} + 250 \text{ mV}$ |      | 1.3  |      | V     |
|                     | V <sub>CC</sub> output impedance                 | V <sub>IN</sub> = 8V                                                             |      | 150  |      | Ω     |
|                     | $(0 \text{ mA} \le I_{CC} \le 5 \text{ mA})$     | V <sub>IN</sub> = 12V                                                            |      | 0.75 |      |       |
|                     | V <sub>CC</sub> current limit (3)                | V <sub>CC</sub> = 0V                                                             |      | 11   |      | mA    |
| UVLO <sub>VCC</sub> | V <sub>CC</sub> under-voltage lockout threshold  | V <sub>CC</sub> increasing                                                       |      | 5.45 |      | V     |
|                     | UVLO <sub>VCC</sub> hysteresis                   | V <sub>CC</sub> decreasing                                                       |      | 145  |      | mV    |
|                     | UVLO <sub>VCC</sub> filter delay                 | 100 mV overdrive                                                                 |      | 3    |      | μs    |
|                     | I <sub>IN</sub> operating current                | Non-switching, FB = 3V                                                           |      | 0.68 | 0.95 | mA    |
|                     | I <sub>IN</sub> shutdown current                 | RON/SD = 0V                                                                      |      | 85   | 160  | μA    |
| Switch Chara        | cteristics                                       |                                                                                  |      |      |      |       |
| Rds(on)             | Buck Switch Rds(on)                              | I <sub>TEST</sub> = 200 mA                                                       |      | 0.33 | 0.7  | Ω     |
| UVLO <sub>GD</sub>  | Gate Drive UVLO                                  | V <sub>BST</sub> - V <sub>SW</sub> Increasing                                    | 2.65 | 4    | 4.62 | V     |

- (1) For detailed information on soldering DSBGA packages, refer to Application Note AN-1112 (SNVA009).
- (2) Typical specifications represent the most likely parametric norm at 25°C operation.
- (3) V<sub>CC</sub> provides self bias for the internal gate drive and control circuits. Device thermal limitations limit external loading



## **Electrical Characteristics (continued)**

Limits in standard type are for  $T_J$  = 25°C only; limits in **boldface** type apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN}$  = 12V,  $R_{ON}$  = 200k $\Omega$ . See <sup>(1)</sup> and <sup>(2)</sup>.

| Symbol              | Parameter                              | Conditions                                    | Min   | Тур  | Max   | Units |
|---------------------|----------------------------------------|-----------------------------------------------|-------|------|-------|-------|
|                     | UVLO <sub>GD</sub> hysteresis          |                                               |       | 450  |       | mV    |
| Softstart Pin       | ,                                      | •                                             |       |      | ·     |       |
| V <sub>SS</sub>     | Pull-up voltage                        |                                               |       | 2.5  |       | V     |
| I <sub>SS</sub>     | Internal current source                |                                               |       | 11.6 |       | μA    |
| V <sub>RES</sub>    | Restart threshold after OVP shutdown   |                                               |       | 0.18 |       | V     |
| Current Limit       |                                        |                                               |       |      |       |       |
| I <sub>LIM</sub>    | Threshold                              | $V_{IN} = 8V, V_{FB} = 2.4V$                  | 1.15  | 1.35 | 1.55  | Α     |
|                     |                                        | $V_{IN} = 30V, V_{FB} = 2.4V$                 | 1.05  | 1.2  | 1.45  |       |
|                     |                                        | V <sub>IN</sub> = 30V, V <sub>FB</sub> = 1.0V | 0.95  | 1.15 | 1.35  |       |
|                     | Response time                          |                                               |       | 150  |       | ns    |
| On Timer            |                                        |                                               |       |      |       |       |
| t <sub>ON</sub> - 1 | On-time (normal operation)             | $V_{IN} = 10V, R_{ON} = 200 k\Omega$          | 2.1   | 2.8  | 3.5   | μs    |
| t <sub>ON</sub> - 2 | On-time (normal operation)             | $V_{IN} = 32V, R_{ON} = 200 k\Omega$          |       | 860  |       | ns    |
| t <sub>ON</sub> - 3 | On-time (current limit)                | $V_{IN} = 10V, R_{ON} = 200 k\Omega$          |       | 1.13 |       | μs    |
|                     | Shutdown threshold at RON/SD           | Voltage at RON/SD rising                      | 0.3   | 0.65 | 1.0   | V     |
|                     | Shutdown Threshold hysteresis          | Voltage at RON/SD falling                     |       | 40   |       | mV    |
| Off Timer           | ,                                      | •                                             |       |      | ·     |       |
| t <sub>OFF</sub>    | Minimum Off-time                       |                                               |       | 90   |       | ns    |
| Regulation an       | d Over-Voltage Comparators (FB         | Pin)                                          |       |      |       |       |
| $V_{REF}$           | FB regulation threshold                | SS pin = steady state                         | 2.445 | 2.50 | 2.550 | V     |
|                     | FB over-voltage threshold              |                                               |       | 2.9  |       | V     |
|                     | FB bias current                        | FB = 3V                                       |       | 10   |       | nA    |
| nput Over-Vo        | ltage Shutdown                         |                                               |       |      |       |       |
| V <sub>IN(OV)</sub> | Shutdown voltage threshold at VIN      | V <sub>IN</sub> increasing                    | 33.0  | 34.8 | 36.9  | V     |
| hermal Shute        | down                                   |                                               |       |      |       |       |
| T <sub>SD</sub>     | Thermal shutdown temperature           | Junction temperature rising                   |       | 175  |       | °C    |
|                     | Thermal shutdown hysteresis            |                                               |       | 20   |       | °C    |
| hermal Resis        | stance                                 |                                               |       |      | '     |       |
| $\theta_{JA}$       | Junction to Ambient<br>0 LFPM Air Flow |                                               |       | 58   |       | °C/W  |

Submit Documentation Feedback



## **Typical Performance Characteristics**

Unless otherwise specified the following conditions apply:  $T_J = 25^{\circ}C$ 















rigule o.



## **Typical Performance Characteristics (continued)**

Unless otherwise specified the following conditions apply:  $T_J = 25^{\circ}C$ 







Submit Documentation Feedback

Copyright © 2007–2013, Texas Instruments Incorporated



## **Typical Application Circuit and Block Diagram**







Figure 12. Startup Sequence



#### FUNCTIONAL DESCRIPTION

The LM34917A Step Down Switching Regulator features all the functions needed to implement a low cost, efficient buck bias power converter capable of supplying at least 1.25A to the load. This high voltage regulator contains an N-Channel buck switch, is easy to implement, and is available in the DSBGA package. The regulator's operation is based on a constant on-time control scheme where the on-time is inversely proportional to the input voltage. This feature results in the operating frequency remaining relatively constant with load and input voltage variations. The feedback control scheme requires no loop compensation resulting in very fast load transient response. The valley current limit scheme protects against excessively high currents if the output is short circuited when V<sub>IN</sub> is high. To aid in controlling excessive switch current due to a possible saturating inductor the valley current limit threshold changes with input and output voltages, and the on-time is reduced by approximately 50% when current limit is detected. An over-voltage detection at V<sub>IN</sub> stops the circuit's switching when the input voltage exceeds 34.8V. The LM34917A can be applied in numerous applications to efficiently regulate down higher voltages. Additional features include: Thermal shutdown, V<sub>CC</sub> under-voltage lock-out, gate drive under-voltage lock-out, and maximum duty cycle limit.

#### **Control Circuit Overview**

The LM34917A buck DC-DC regulator employs a control scheme based on a comparator and a one-shot ontimer, with the output voltage feedback (FB) compared to an internal reference (2.5V). If the FB voltage is below the reference the buck switch is switched on for a time period determined by the input voltage and a programming resistor ( $R_{ON}$ ). Following the on-time the switch remains off until the FB voltage falls below the reference, but for a time not less than the minimum off-time forced by the LM34917A. The buck switch is then switched on for another on-time period.

When in regulation, the LM34917A operates in continuous conduction mode at heavy load currents and discontinuous conduction mode at light load currents. In continuous conduction mode the inductor's current is always greater than zero, and the operating frequency remains relatively constant with load and line variations. The minimum load current for continuous conduction mode is one-half the inductor's ripple current amplitude. The approximate operating frequency is calculated as follows:

$$f_{SW} = \frac{V_{OUT} \times (V_{IN} - 1.35V)}{V_{IN} \times 1.16 \times 10^{-10} \times (R_{ON} + 1.4k)}$$
(1)

The buck switch duty cycle is equal to:

$$DC = \frac{t_{ON}}{t_{ON} + t_{OFF}} = t_{ON} \times f_{SW} = \frac{V_{OUT}}{V_{IN}}$$
(2)

In discontinuous conduction mode, where the inductor's current reaches zero during the off-time forcing a longer-than-normal off-time, the operating frequency is lower than in continuous conduction mode, and varies with load current. Conversion efficiency is maintained at light loads since the switching losses reduce with the reduction in load and frequency. The approximate discontinuous operating frequency can be calculated as follows:

$$f_{SW} = \frac{V_{OUT}^2 \times L1 \times 1.48 \times 10^{20}}{R_L \times R_{ON}^2}$$
(3)

where  $R_L$  = the load resistance, and L1 is the circuit's inductor.

The output voltage is set by the two feedback resistors (R1, R2 in the Block Diagram). The regulated output voltage is calculated as follows:

$$V_{OUT} = 2.5 \times (R1 + R2) / R2$$
 (4)

Output voltage regulation is based on supplying ripple voltage to the feedback input (FB pin) in phase with the SW pin. The LM34917A requires a minimum of 25 mVp-p of ripple voltage at the FB pin. The ripple is generated as a triangle wavefrom at the junction of R3 and C8 as the SW pin switches high and low, and fed to the FB pin by C7.

If the voltage at FB rises above 2.9V, due to a transient at  $V_{OUT}$  or excessive inductor current which creates higher than normal ripple at  $V_{OUT}$ , the internal over-voltage comparator immediately shuts off the internal buck switch. The next on-time starts when the voltage at FB falls below 2.5V and the inductor current falls below the current limits threshold.



#### **ON-Time Timer**

The on-time for the LM34917A is determined by the  $R_{ON}$  resistor and the input voltage ( $V_{IN}$ ), calculated from:

$$t_{ON} = \frac{1.16 \times 10^{-10} \, \text{x} \, (\text{R}_{ON} + 1.4 \, \text{k}\Omega)}{\text{V}_{\text{IN}} - 1.35 \text{V}} + 100 \, \text{ns}$$
 (5)

The inverse relationship with  $V_{IN}$  results in a nearly constant frequency as  $V_{IN}$  is varied. To set a specific continuous conduction mode switching frequency ( $f_{SW}$ ), the  $R_{ON}$  resistor is determined from the following:

$$R_{ON} = \frac{V_{OUT} \times (V_{IN} - 1.35V)}{V_{IN} \times 1.16 \times 10^{-10} \times f_{SW}} - 1.4k\Omega$$
(6)

Equation 1, Equation 5 and Equation 6 are valid only during normal operation - i.e., the circuit is not in current limit. When the LM34917A operates in current limit, the on-time is reduced by approximately 50%. This feature reduces the peak inductor current which may be excessively high if the load current and the input voltage are simultaneously high. This feature operates on a cycle-by-cycle basis until the load current is reduced and the output voltage resumes its normal regulated value. Equation 1, Equation 5 and Equation 6 have a ±25% tolerance.

#### **Remote Shutdown**

The LM34917A can be remotely shut down by taking the RON/SD pin below 0.65V. See Figure 13. In this mode the SS pin is internally grounded, the on-timer is disabled, and bias currents are reduced. Releasing the RON/SD pin allows the circuit to resume operation after the SS pin voltage is below 0.18V. The voltage at the RON/SD pin is normally between 1.4V and 3.5V, depending on  $V_{IN}$  and the  $R_{ON}$  resistor.



Figure 13. Remote Shutdown

#### Input Over-Voltage Shutdown

If the input voltage at VIN increases above 34.8V an internal comparator disables the buck switch and the ontimer, and grounds the soft-start pin. Normal operation resumes when the V<sub>IN</sub> voltage reduces below 34.8V, and when the soft-start voltage (at the SS pin) has reduced below 0.18V.

## **Current Limit**

Current limit detection occurs during the off-time by monitoring the recirculating current flowing out of the ISEN pin. Referring to the Block Diagram, during the off-time the inductor current flows through the load, into SGND, through the internal sense resistor, out of ISEN and through D1 to the inductor. If that current exceeds the current limit threshold the current limit comparator output delays the start of the next on-time period. The next ontime starts when the current out of ISEN is below the threshold and the voltage at FB falls below 2.5V. The operating frequency is typically lower due to longer-than-normal off-times.

The valley current limit threshold is a function of the input voltage (V<sub>IN</sub>) and the output voltage sensed at FB, as shown in the graph "Valley Current Limit Threshold vs. V<sub>FB</sub> and V<sub>IN</sub>". This feature reduces the inductor current's peak value at high line and load. To further reduce the inductor's peak current, the next cycle's on-time is reduced by approximately 50% if the voltage at FB is below its threshold when the inductor current reduces to the current limit threshold (V<sub>OUT</sub> is low due to current limiting).

Submit Documentation Feedback Product Folder Links: LM34917A



Figure 14 illustrates the inductor current waveform during normal operation and in current limit. During the first "Normal Operation" the load current is  $I_{OUT1}$ , the average of the ripple waveform. As the load resistance is reduced, the inductor current increases until it exceeds the current limit threshold. During the "Current Limited" portion of Figure 14, the current limit threshold lowers since the high load current causes  $V_{OUT}$  (and the voltage at FB) to reduce. The on-time is reduced by approximately 50%, resulting in lower ripple amplitude for the inductor's current. During this time the LM34917A is in a constant current mode, with an average load current equal to the current limit threshold +  $\Delta I/2$  ( $I_{OUT2}$ ). Normal operation resumes when the load current is reduced to  $I_{OUT3}$ , allowing  $V_{OUT}$ , the current limit threshold, and the on-time to return to their normal values. Note that in the second period of "Normal Operation", even though the inductor's peak current exceeds the current limit threshold during part of each cycle, the circuit is not in current limit since the current falls below the threshold before the feedback voltage reduces to its threshold to initiate the next on-time.

The peak current allowed through the buck switch, and the ISEN pin, is 2A, and the maximum allowed average current is 1.5A.



Figure 14. Inductor Current - Normal and Current Limit Operation

#### N - Channel Buck Switch and Driver

The LM34917A integrates an N-Channel buck switch and associated floating high voltage gate driver. The gate driver circuit works in conjunction with an external bootstrap capacitor and an internal high voltage diode. A 0.022  $\mu$ F capacitor (C4) connected between BST and SW provides the voltage to the driver during the on-time. During each off-time, the SW pin is at approximately -1V, and C4 is recharged for the next on-time from V<sub>CC</sub> through the internal diode. The minimum off-time ensures a minimum time each cycle to recharge the bootstrap capacitor.

#### Softstart

The softstart feature allows the converter to gradually reach a steady state operating point, thereby reducing start-up stresses and current surges. Upon turn-on, after  $V_{CC}$  reaches the under-voltage threshold, an internal 11.6  $\mu$ A current source charges up the external capacitor at the SS pin to 2.5V ( $t_2$  in Figure 12). The ramping voltage at SS (and the non-inverting input of the regulation comparator) ramps up the output voltage in a controlled manner.

An internal switch grounds the SS pin if  $V_{CC}$  is below the under-voltage lockout threshold, if the RON/SD pin is grounded, or if  $V_{IN}$  exceeds the overvoltage threshold.



#### Thermal Shutdown

The LM34917A should be operated so the junction temperature does not exceed 125°C. If the junction temperature increases above that, an internal Thermal Shutdown circuit activates (typically) at 175°C, taking the controller to a low power reset state by disabling the buck switch. This feature helps prevent catastrophic failures from accidental device overheating. When the junction temperature reduces below 155°C (typical hysteresis = 20°C), normal operation resumes.

#### **Applications Information**

#### **EXTERNAL COMPONENTS**

The procedure for calculating the external components is illustrated with the following design example. Referring to the Block Diagram, the circuit is to be configured for the following specifications:

- V<sub>OUT</sub> = 5V
- $V_{IN} = 8V \text{ to } 33V$
- Minimum load current = 200 mA
- Maximum load current = 1000 mA
- Switching Frequency = 1.5 MHz
- Soft-start time = 5 ms
- Output voltage ripple level: Minimum

R1 and R2: These resistors set the output voltage. The ratio of the feedback resistors is calculated from:

$$R1/R2 = (V_{OUT}/2.5V) - 1 \tag{7}$$

For this example, R1/R2 = 1. R1 and R2 should be chosen from standard value resistors in the range of 1.0 k $\Omega$  – 10 k $\Omega$  which satisfy the above ratio. For this example, 2.49 k $\Omega$  is chosen for R1 and R2.

**R**<sub>ON</sub>: This resistor sets the on-time, and (by default) the switching frequency. Since the maximum frequency is limited by the minimum off-time forced by the LM34917A, first check that the desired frequency is less than:

$$f_{SW} < \frac{V_{IN} - V_{OUT}}{V_{IN} \times 105 \text{ ns}} = 3.57 \text{ MHz at } V_{IN} = 8V$$
 (8)

The R<sub>ON</sub> resistor is calculated from Equation 6 using the minimum input voltage:

$$R_{ON} = \frac{V_{OUT} \times (V_{IN(min)} - 1.35V)}{V_{IN(min)} \times 1.16 \times 10^{-10} \times f_{SW}} - 1.4 \text{ k}\Omega = 22.49 \text{ k}\Omega$$
(9)

Equation 5 is used to verify that this value resistor does not set an on-time less than 120 ns at maximum input voltage. A standard value 22.1 k $\Omega$  resistor is used, resulting in a nominal frequency of 1.49 MHz. The minimum on-time is 188 ns at Vin = 33V, and the maximum on-time is 510 ns at Vin = 8V.

L1: The main parameter affected by the inductor is the inductor current ripple amplitude (I<sub>OR</sub>). The minimum load current is used to determine the maximum allowable ripple in order to maintain continuous conduction mode, where the lower peak does not reach 0 mA. This is not a requirement of the LM34917A, but serves as a guideline for selecting L1. For this example, the maximum ripple current should be less than:

$$I_{OR(MAX)} = 2 \times I_{OUT(min)} = 400 \text{ mAp-p}$$
(10)

For other applications, if the minimum load current is zero, use 20% of  $I_{OUT(max)}$  for  $I_{OUT(min)}$  in Equation 10. The ripple amplitude calculated in Equation 10 is then used in the following equation:

$$L1_{(min)} = \frac{t_{On(min)} \ x \ (V_{IN(max)} - V_{OUT})}{I_{OR(max)}} = 13.2 \ \mu H \tag{11}$$

A standard value 15  $\mu$ H inductor is selected. The maximum ripple amplitude, which occurs at maximum  $V_{IN}$ , calculates to 351 mA p-p, and the peak current is 1175 mA at maximum load current. Ensure the selected inductor is rated for this peak current.

C2: C2 should typically be no smaller than 3.3  $\mu$ F, although that is dependent on the frequency and the desired output characteristics. C2 should be a low ESR good quality ceramic capacitor. Experimentation is usually necessary to determine the minimum value for C2, as the nature of the load may require a larger value. A load which creates significant transients requires a larger value for C2 than a non-varying load.

Submit Documentation Feedback



C1 and C5: C1's purpose is to supply most of the switch current during the on-time, and limit the voltage ripple at  $V_{IN}$ , since it is assumed the voltage source feeding VIN has some amount of source impedance.

At maximum load current, when the buck switch turns on, the current into  $V_{IN}$  suddenly increases to the lower peak of the inductor's ripple current, ramps up to the upper peak, then drops to zero at turn-off. The average current during the on-time is the load current. For a worst case calculation, C1 must supply this average load current during the maximum on-time, without letting the voltage at  $V_{IN}$  drop below  $\approx 7.5$ V. The minimum value for C1 is calculated from:

C1 = 
$$\frac{I_{OUT (max)} \times t_{ON}}{\Delta V}$$
 = 1.02  $\mu$ F (12)

where  $t_{ON}$  is the maximum on-time, and  $\Delta V$  is the allowable ripple voltage at  $V_{IN}$  (0.5V at  $V_{IN}$  = 8V). C5's purpose is to minimize transients and ringing due to long lead inductance leading the VIN pin. A low ESR 0.1  $\mu$ F ceramic chip capacitor must be located close to the VIN and RTN pins.

C3: The capacitor at the VCC pin provides noise filtering and stability for the VCC regulator. C3 should be no smaller than 0.1  $\mu$ F, and should be a good quality, low ESR ceramic capacitor. C3's value, and the VCC current limit, determine a portion of the turn-on-time (t1 in Figure 12).

C4: The recommended value for C4 is  $0.022~\mu F$ . A high quality ceramic capacitor with low ESR is recommended as C4 supplies a surge current to charge the buck switch gate at each turn-on. A low ESR also helps ensure a complete recharge during each off-time.

**C6:** The capacitor at the SS pin determines the soft-start time, i.e. the time for the output voltage to reach its final value (t<sub>2</sub> in Figure 12). The capacitor value is determined from:

$$C6 = \frac{t_2 \times 11.6 \ \mu A}{2.5 \text{V}} = 0.023 \ \mu \text{F}$$
 (13)

R3, C7, C8: The ripple amplitude at V<sub>OUT</sub> is determined by C2's characteristics and the inductor's ripple current amplitude, and typically ranges from 5 mV to 30 mV over the Vin range. Since the LM34917A's regulation comparator requires a minimum of 25 mVp-p ripple at the FB pin, these three components are added to generate and provide the necessary ripple to FB in phase with the waveform at SW. R3 and C8 are chosen to generate a sawtooth waveform at their junction, and that voltage is AC coupled to the FB pin via C7. To determine the values for R3, C7 and C8, the following procedure is used:

Calculate 
$$V_A = V_{OUT} - (V_{SW} \times (1 - (V_{OUT}/V_{IN(min)}))$$
 (14)

where  $V_{SW}$  is the absolute value of the voltage at the SW pin during the off-time (typically 1V).  $V_A$ , the DC voltage at the R3/C8 junction, calculates to 4.63V, and is used in the next equation.

R3 x C8 = 
$$\frac{(V_{IN (min)} - V_A) \times t_{ON}}{\Delta V}$$
 = 17.5 X 10<sup>-6</sup> (15)

where  $t_{ON}$  is the maximum on-time (at minimum input voltage), and  $\Delta V$  is the desired ripple amplitude at the R3/C8 junction, typically 100 mV. R3 and C8 are chosen from standard value components to satisfy the above product. For this example, 3300 pF is chosen for C8, and 5.23 k $\Omega$  is chosen for R3. C7 is chosen large compared to C8, typically 0.1  $\mu$ F.

**D1:** A Schottky diode is recommended. Ultra-fast recovery diodes are not recommended as the high speed transitions at the SW pin may inadvertently affect the IC's operation through external or internal EMI. The diode must be rated for the maximum input voltage, the maximum load current, and the peak current which occurs when the current limit and maximum ripple current are reached simultaneously. The diode's average power dissipation is calculated from:

$$P_{D1} = V_F \times I_{OUT} \times (1-D) \tag{16}$$

where V<sub>F</sub> is the diode's forward voltage drop, and D is the on-time duty cycle.

## **FINAL CIRCUIT**

The final circuit is shown in Figure 15, and its performance is shown in Figure 16 and Figure 17. Current limit measured approximately 1.34A at Vin = 8V, and 1.27A at Vin = 33V. The output ripple amplitude measured 4 mVp-p at Vin = 8V, and 14 mVp-p at Vin = 33V.

Copyright © 2007–2013, Texas Instruments Incorporated Submit Documentation Feedback





Figure 15. Example Circuit



Figure 16. Efficiency vs. Load Current and V<sub>IN</sub> (Circuit of Figure 15)



Figure 17. Frequency vs. V<sub>IN</sub> (Circuit of Figure 15)

#### **ALTERNATE OUTPUT RIPPLE CONFIGURATIONS**

For applications which can accept higher levels of ripple at V<sub>OUT</sub>, the following configurations are simpler and a bit more economical.

a) Alternate #1: In Figure 18, R3, C7 and C8 are removed, and Cff and R4 are installed, resulting in a higher ripple level than the circuit of Figure 15. Ripple is created at V<sub>OUT</sub> by the inductor's ripple current passing through R4. That ripple voltage is AC coupled to the FB pin through Cff, allowing the minimum ripple at V<sub>OUT</sub> to be set at 25 mVp-p. The minimum ripple current amplitude (I<sub>OR(min)</sub>) is calculated by re-arranging Equation 11 using t<sub>ON(max)</sub> and V<sub>IN(min)</sub>. The minimum value for R4 is calculated from:

$$R4 = \frac{25 \text{ mV}}{I_{OR \text{ (min)}}} \tag{17}$$

Copyright © 2007-2013, Texas Instruments Incorporated



The next larger standard value resistor should be selected for R4 to allow for tolerances. The minimum value for Cff is determined from:

$$Cff = \frac{t_{ON (max)}}{(R1//R2)}$$
(18)

The next larger standard value capacitor should be used for Cff.



Figure 18. Reduced Ripple Configuration

**b)** Alternate #2: In Figure 19, R3, C7 and C8 are removed, and R4 is installed, resulting in a higher ripple level than the circuits of Figure 15 and Figure 18. Ripple is created at  $V_{OUT}$  by the inductor's ripple current passing through R4. That ripple voltage is coupled to the FB pin through the feedback resistors (R1, R2). Since the LM34917A requires a minimum of 25 mVp-p ripple at the FB pin, the ripple required at  $V_{OUT}$  is higher than 25 mVp-p by the gain of the feedback resistors. The minimum ripple current ( $I_{OR(min)}$ ) is calculated by re-arranging Equation 11 using  $I_{ON(max)}$  and  $I_{IN(min)}$ . The minimum value for R4 is calculated from:

$$R4_{(min)} = \frac{25 \text{ mV x (R1 + R2)}}{R2 \text{ x I}_{OR (min)}}$$
(19)

The next larger standard value resistor should be used for R4.



Figure 19. Maximum Ripple Configuration

c) Alternate minimum ripple configuration: The circuit in Figure 20 is the same as that in Figure 19, except the output voltage is taken from the junction of R4 and C2. The ripple at  $V_{OUT}$  is determined by the inductor's ripple current and C2's characteristics. However, R4 slightly degrades the load regulation. This circuit may be suitable if the load current is fairly constant. R4 is calculated as described in Alternate #2 above.





Figure 20. Alternate Minimum Output Ripple Configuration

#### **Minimum Load Current**

The LM34917A requires a minimum load current of 1 mA. If the load current falls below that level, the bootstrap capacitor (C4) may discharge during the long off-time, and the circuit will either shutdown, or cycle on and off at a low frequency. If the load current is expected to drop below 1 mA in the application, R1 and R2 should be chosen low enough in value so they provide the minimum required current at nominal V<sub>OLIT</sub>.

#### PC BOARD LAYOUT

Refer to application note AN-1112 for PC board guidelines for the DSBGA package.

The LM34917A regulation, over-voltage, and current limit comparators are very fast, and respond to short duration noise pulses. Layout considerations are therefore critical for optimum performance. The layout must be as neat and compact as possible, and all of the components must be as close as possible to their associated pins. The two major current loops have currents which switch very fast, and so the loops should be as small as possible to minimize conducted and radiated EMI. The first loop is that formed by C1, through the VIN to SW pins, L1, C2, and back to C1.The second current loop is formed by D1, L1, C2 and the SGND and ISEN pins.

The power dissipation within the LM34917A can be approximated by determining the total conversion loss ( $P_{IN}$  -  $P_{OUT}$ ), and then subtracting the power losses in the free-wheeling diode and the inductor. The power loss in the diode is approximately:

$$P_{D1} = lout \times V_F \times (1-D)$$
 (20)

where lout is the load current,  $V_F$  is the diode's forward voltage drop, and D is the on-time duty cycle. The power loss in the inductor is approximately:

$$P_{L1} = lout^2 x R_L x 1.1$$
 (21)

where  $R_L$  is the inductor's DC resistance, and the 1.1 factor is an approximation for the AC losses. If it is expected that the internal dissipation of the LM34917A will produce excessive junction temperatures during normal operation, good use of the PC board's ground plane can help to dissipate heat. Additionally the use of wide PC board traces, where possible, can help conduct heat away from the IC. Judicious positioning of the PC board within the end product, along with the use of any available air flow (forced or natural convection) can help reduce the junction temperatures.

Submit Documentation Feedback



## **REVISION HISTORY**

| Cł | Changes from Revision C (March 2013) to Revision D |      |  |  |  |  |  |
|----|----------------------------------------------------|------|--|--|--|--|--|
| •  | Changed layout of National Data Sheet to TI format | . 16 |  |  |  |  |  |

11-Nov-2025 www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| LM34917ATL/NOPB       | Active | Production    | DSBGA (YZR)   12 | 250   SMALL T&R       | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | SRHA             |
| LM34917ATL/NOPB.A     | Active | Production    | DSBGA (YZR)   12 | 250   SMALL T&R       | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | SRHA             |
| LM34917ATL/NOPB.B     | Active | Production    | DSBGA (YZR)   12 | 250   SMALL T&R       | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | SRHA             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Oct-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM34917ATL/NOPB | DSBGA           | YZR                | 12 | 250 | 178.0                    | 8.4                      | 2.01       | 2.57       | 0.76       | 4.0        | 8.0       | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Oct-2024



### \*All dimensions are nominal

| Ì | Device Package Typ |       | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------------|-------|-----------------|------|-----|-------------|------------|-------------|--|
| ı | LM34917ATL/NOPB    | DSBGA | YZR             | 12   | 250 | 208.0       | 191.0      | 35.0        |  |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025