

# LM48310 Boomer® Audio Power Amplifier Series Ultra-Low EMI, Filterless, 2.6W, Mono, Class D Audio Power Amplifier with E<sup>2</sup>S

Check for Samples: LM48310

#### **FEATURES**

- Passes FCC Class B Radiated Emissions with 20 inches of cable
- E<sup>2</sup>S System Reduces EMI while Preserving **Audio Quality and Efficiency**
- **Output Short Circuit Protection with Auto-**Recovery
- **Stereo Class D Operation**
- No Output Filter Required
- Internally Configured Gain (12dB)
- Synchronizable Oscillator for Multi-Channel Operation
- Low Power Shutdown Mode
- **Minimum External Components**
- "Click and Pop" Suppression
- Micro-Power Shutdown
- **Available in Space-Saving WSON Package**

#### **APPLICATIONS**

- **Mobile Phones**
- **PDAs**
- Laptops

#### **KEY SPECIFICATIONS**

- Efficiency at 3.6V, 400mW into 8Ω 85% (typ)
- Efficiency at 5V, 1W into  $8\Omega$  88% (typ)
- Quiescent Power Supply Current at 5V 3.2mA
- Power Output at  $V_{DD} = 5V$ ,  $R_L = 4\Omega$ , THD+N  $\leq$ 10% 2.6W (typ)
- Power Output at  $V_{DD} = 5V$ ,  $R_L = 8\Omega$ , THD+N  $\leq$ 10% 1.6W (typ)
- Shutdown current0.01µA (typ)

#### DESCRIPTION

The LM48310 is a single supply, high efficiency, mono, 2.6W, filterless switching audio amplifier. The LM48310 features Tľs Enhanced **Emissions** Suppression (E<sup>2</sup>S) system, that features a unique patent-pending ultra low EMI, spread spectrum, PWM architecture, that significantly reduces RF emissions while preserving audio quality and efficiency. The E<sup>2</sup>S system improves battery life, reduces external component count, board area consumption, system cost, and simplifying design.

The LM48310 is designed to meet the demands of portable multimedia devices. Operating from a single 5V supply, the device is capable of delivering 2.6W of continuous output power to a  $4\Omega$  load with less than 10% THD+N. Flexible power supply requirements allow operation from 2.4V to 5.5V. The LM48310 offers two logic selectable modulation schemes, fixed frequency mode, and an EMI suppressing spread spectrum mode. The E2S system includes an advanced, patent-pending edge rate control (ERC) architecture that further reduce emissions by minimizing the high frequency component of the device output, while maintaining high quality audio reproduction (THD+N = 0.03%) and high efficiency (n = 88%). The LM48310 also features a SYNC IN input and SYNC\_OUT, which allows multiple devices to operate with the same switching frequency, eliminating beat frequencies and any other interference caused by clock intermodulation.

The LM48310 features high efficiency compared to conventional Class AB amplifiers, and other low EMI Class D amplifiers. When driving and  $8\Omega$  speaker from a 5V supply, the device operates with 88% efficiency at  $P_O = 1W$ . The gain of the LM48310 is internally set to 12dB, further reducing external component count. A low power shutdown mode reduces supply current consumption to 0.01µA.

Advanced output short circuit protection with autorecovery prevents the device from being damaged during fault conditions. Superior click and pop suppression eliminates audible transients on powerup/down and during shutdown.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# EMI Graph 20in of Speaker Cable



# **Typical Application**



Figure 1. Typical Audio Amplifier Application Circuit



#### **Connection Diagram**



Figure 2. WSON Package - Top View See Package Number DSC0010

#### **PIN DESCRIPTIONS**

| Pin | Name                         | Description                                                                                                                                                                                                                                                   |  |  |
|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | IN+                          | Non-Inverting Input                                                                                                                                                                                                                                           |  |  |
| 2   | IN-                          | Inverting Input                                                                                                                                                                                                                                               |  |  |
| 3   | VDD                          | Power Supply                                                                                                                                                                                                                                                  |  |  |
| 4   | SD                           | Active Low Shutdown Input. Connect to V <sub>DD</sub> for normal operation.                                                                                                                                                                                   |  |  |
| 5   | SYNC_IN                      | Mode Select and External Oscillator Input.<br>SYNC_IN = $V_{DD}$ : Spread spectrum mode with $f_S = 300 \text{kHz} \pm 30\%$<br>SYNC_IN = GND: Fixed frequency mode with $f_S = 300 \text{kHz}$<br>SYNC_IN = Clocked: $f_S = \text{external clock frequency}$ |  |  |
| 6   | SYNC_OUT                     | Clock Output                                                                                                                                                                                                                                                  |  |  |
| 7   | OUTB                         | Inverting Output                                                                                                                                                                                                                                              |  |  |
| 8   | GND                          | Ground                                                                                                                                                                                                                                                        |  |  |
| 9   | $PV_{DD}$                    | H-Bridge Power Supply                                                                                                                                                                                                                                         |  |  |
| 10  | 10 OUTA Non-Inverting Output |                                                                                                                                                                                                                                                               |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



#### ABSOLUTE MAXIMUM RATINGS(1)(2)(3)

| Supply Voltage            |                                 | 6.0V     |
|---------------------------|---------------------------------|----------|
| Storage Temperature       | −65°C to +150°C                 |          |
| Input Voltage             | - 0.3V to V <sub>DD</sub> +0.3V |          |
| Power Dissipation (4)     | Internally Limited              |          |
| ESD Rating <sup>(5)</sup> | 2000V                           |          |
| ESD Rating <sup>(6)</sup> |                                 | 200V     |
| Junction Temperature      |                                 | 150°C    |
| Thermal Resistance        |                                 | 8.2°C/W  |
|                           | $\theta_{JA}$                   | 49.2°C/W |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} T_A) / \theta_{JA}$  or the number given in *Absolute Maximum Ratings*, whichever is lower.
- Human body model, applicable std. JESD22-A114C.
- Machine model, applicable std. JESD22-A115-A.

#### **OPERATING RATINGS**<sup>(1)(2)</sup>

| Temperature Range T <sub>MIN</sub> ≤ T <sub>A</sub> ≤ T <sub>MAX</sub> | -40°C ≤ T <sub>A</sub> ≤ +85°C |
|------------------------------------------------------------------------|--------------------------------|
| Supply Voltage                                                         | 2.4V ≤ V <sub>DD</sub> ≤ 5.5V  |

- "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

#### ELECTRICAL CHARACTERISTICS $V_{DD} = PV_{DD} = 5V^{(1)(2)}$

The following specifications apply for  $A_V = 12 dB$ ,  $(R_L = 8\Omega, SYNC_IN = V_{DD} (Spread Spectrum mode)$ , f = 1kHz, unless otherwise specified. Limits apply for  $T_A = 25$ °C.

| Compleal        | Danamatan                          | Constitution of                                | LM48                   | Units                   |          |
|-----------------|------------------------------------|------------------------------------------------|------------------------|-------------------------|----------|
| Symbol          | Parameter                          | Conditions                                     | Typical <sup>(3)</sup> | Limit <sup>(4)(2)</sup> | (Limits) |
| Vos             | Differential Output Offset Voltage | V <sub>IN</sub> = 0                            | 1                      | 3                       | mV (max) |
|                 | Outcomet Power Supply Current      | $V_{IN} = 0, R_L = \infty$<br>$V_{DD} = 3.6V$  | 2.7                    | 3.9                     | mA (max) |
| I <sub>DD</sub> | Quiescent Power Supply Current     | $V_{IN} = 0$ , $R_L = \infty$<br>$V_{DD} = 5V$ | 3.2                    | 4.4                     | mA (max) |
|                 | Outcomet Bower Supply Current      | $V_{IN} = 0, V_{DD} = 3.6V$                    | 2.7                    |                         | mA       |
| I <sub>DD</sub> | Quiescent Power Supply Current     | $V_{IN} = 0, V_{DD} = 5V$                      | 3.2                    |                         | mA       |
| I <sub>SD</sub> | Shutdown Current                   | $V_{\overline{SD}} = GND$                      | 0.01                   | 1.0                     | μΑ       |
| $V_{IH}$        | Logic Input High Voltage           | $\overline{SD}$ input, $V_{DD} = 3.6V$         |                        | 1.4                     | V (min)  |

- (1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (2)  $R_L$  is a resistive load in series with two inductors to simulate an actual speaker load. For  $R_L = 8\Omega$ , the load is  $15\mu H + 8\Omega$ ,  $+15\mu H$ . For  $R_L$ =  $4\Omega$ , the load is  $15\mu H + 4\Omega + 15\mu H$ .

Product Folder Links: LM48310

- Typical values represent most likely parametric norms at  $T_A = +25$ °C, and at the Recommended Operation Conditions at the time of product characterization and are not specified.
- Datasheet min/max specification limits are specified by test or statistical analysis. (4)

Submit Documentation Feedback

Copyright © 2007-2013, Texas Instruments Incorporated



# ELECTRICAL CHARACTERISTICS $V_{DD} = PV_{DD} = 5V^{(1)(2)}$ (continued)

The following specifications apply for  $A_V = 12dB$ ,  $(R_L = 8\Omega, SYNC\_IN = V_{DD} (Spread Spectrum mode)$ , f = 1kHz, unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

| Symbol          | Parameter                         | Conditions                                                                                                                                                                                    | LM48                   | Units    |                      |
|-----------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|----------------------|
| Зушвої          | raidilleter                       | Conditions                                                                                                                                                                                    | Typical <sup>(3)</sup> | (Limits) |                      |
| V <sub>IL</sub> | Logic Input Low Voltage           | $\overline{SD}$ input, $V_{DD} = 3.6V$                                                                                                                                                        |                        | 0.4      | V (max)              |
| Γ <sub>WU</sub> | Wake Up Time                      |                                                                                                                                                                                               | 7.5                    |          | ms                   |
|                 |                                   | SYNC_IN = V <sub>DD</sub> (Spread Spectrum)                                                                                                                                                   | 300±30                 |          | kHz                  |
|                 |                                   | SYNC_IN = GND (Fixed Frequency)                                                                                                                                                               | 300                    |          | kHz                  |
| f <sub>SW</sub> | Switching Frequency               | SYNC_IN = External Clock<br>Minimum Frequency                                                                                                                                                 | 200                    |          | kHz                  |
|                 |                                   | SYNC_IN = External Clock<br>Maximum Frequency                                                                                                                                                 | 1000                   |          | kHz                  |
| A <sub>V</sub>  | Gain                              |                                                                                                                                                                                               | 12                     | 11<br>13 | dB (min)<br>dB (max) |
| R <sub>IN</sub> | Input Resistance                  |                                                                                                                                                                                               | 20                     | 17       | kΩ (min)             |
|                 |                                   | $R_L = 4\Omega, THD = 10\%$ $f = 1kHz, 22kHz BW$ $V_{DD} = 5V$ $V_{DD} = 3.6V$ $V_{DD} = 2.5V$                                                                                                | 2.6<br>1.3<br>555      |          | W<br>W<br>mW         |
| D.              | Output Power                      | $R_L = 8\Omega, THD = 10\% (max)$ $f = 1kHz, 22kHz BW$ $V_{DD} = 5V$ $V_{DD} = 3.6V$ $V_{DD} = 2.5V$                                                                                          | 1.6<br>800<br>354      |          | W<br>mW<br>mW        |
| Po              | Output Power                      | $\begin{aligned} R_L &= 4\Omega, \text{ THD} = 1\% \text{ (max)} \\ f &= 1\text{kHz}, 22\text{kHz BW} \\ V_{DD} &= 5\text{V} \\ V_{DD} &= 3.6\text{V} \\ V_{DD} &= 2.5\text{V} \end{aligned}$ | 2.1<br>1<br>446        |          | W<br>W<br>mW         |
|                 |                                   | $R_L = 8\Omega, THD = 1\% (max)$<br>f = 1kHz, 22kHz BW<br>$V_{DD} = 5V$<br>$V_{DD} = 3.6V$<br>$V_{DD} = 2.5V$                                                                                 | 1.3<br>640<br>286      | 1.1      | W (min)<br>mW<br>mW  |
| TUD.N           | Total Hammania Distantian - Naisa | $P_O = 200$ mW, $R_L = 8\Omega$ , $f = 1$ kHz                                                                                                                                                 | 0.03                   |          | % (max)              |
| THD+N           | Total Harmonic Distortion + Noise | $P_O = 100$ mW, $R_L = 8\Omega$ , $f = 1$ kHz                                                                                                                                                 | 0.03                   |          | %                    |
| DCDD            | Power Supply Rejection Ratio      | $V_{RIPPLE} = 200 \text{mV}_{P-P} \text{ Sine},$<br>$f_{RIPPLE} = 217 \text{Hz}, \text{ Inputs AC GND},$<br>$C_{IN} = 1 \mu \text{F}, \text{ Input referred}$                                 | 82                     |          | dB                   |
| PSRR            | (Input Referred)                  | $V_{RIPPLE} = 200 \text{mV}_{P.P}$ Sine,<br>$f_{RIPPLE} = 1 \text{kHz}$ , Inputs AC GND,<br>$C_{IN} = 1 \mu F$ , Input referred                                                               | 80                     |          | dB                   |
| CMRR            | Common Mode Rejection Ratio       | $V_{RIPPLE} = 1V_{P-P}$<br>$f_{RIPPLE} = 217Hz$                                                                                                                                               | 70                     |          | dB                   |
| n               | Efficiency                        | $V_{DD} = 5V$ , $P_{OUT} = 1W$<br>$R_L = 8\Omega$ , $f = 1kHz$                                                                                                                                | 88                     |          | %                    |
| η<br>           | Linoidity                         | $V_{DD} = 3.6V, P_{OUT} = 400 \text{mW}$<br>$R_L = 8\Omega, f = 1 \text{kHz}$                                                                                                                 | 85                     |          | %                    |
| SNR             | Signal to Noise Ratio             | V <sub>DD</sub> = 5V, P <sub>O</sub> = 1W,<br>Fixed Frequency Mode                                                                                                                            | 97                     |          | dB                   |
| O. 11.          | organia to reoldo realio          | V <sub>DD</sub> = 5V, P <sub>O</sub> = 1W,<br>Spread Spectrum Mode                                                                                                                            | 97                     |          | dB                   |
| Fos             | Output Noise                      | Input referred,<br>Fixed Frequency Mode,<br>A-weighted Filter                                                                                                                                 | 14                     |          | μV                   |
| ε <sub>OS</sub> | Calput Holos                      | Input referred,<br>Spread Spectrum Mode,<br>Unweighted                                                                                                                                        | 28                     |          | μV                   |

Copyright © 2007–2013, Texas Instruments Incorporated



#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3.



Figure 5.



Figure 7.

THD+N vs Frequency  $\mbox{V}_{\mbox{\scriptsize DD}}$  = 3.6V,  $\mbox{P}_{\mbox{\scriptsize OUT}}$  = 700mW,  $\mbox{R}_{\mbox{\scriptsize L}}$  =  $4\Omega$ 100 10 (%) N+QHL 0.1 0.01 0.001 10 100 1000 10000 100000

FREQUENCY (Hz)





Figure 6.



Figure 8.



#### TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 9.



Figure 10.



**Power Dissipation vs Output Power** 



Efficiency vs Output Power f = 1kHz,  $R_L = 8\Omega$ 



Figure 12.





Figure 14.



#### TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 15.



Output Power vs Supply Voltage f = 1kHz,  $R_L = 8\Omega$ 



Figure 17.



PSRR vs Frequency  $V_{DD}$  = 5.0V,  $V_{RIPPLE}$  = 200mV  $_{P\text{-}P},\,R_{L}$  =  $8\Omega$ 0 -20 -30 PSRR (dB) -40 -50 -60 -70 -80 -90 **ĭ**10 100 1000 10000 100000 FREQUENCY (Hz)

Figure 18.



F:----- 20

Figure 20.



### TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 21.

# Wideband Fixed Frequency Output Spectrum vs Frequency $V_{DD} = 5.0V, R_L = 8\Omega$



Figure 23.

#### **Supply Current vs Supply Voltage** No Load



Figure 25.

# Spread Spectrum Output Spectrum vs Frequency $V_{DD} = 5.0V$ , $V_{IN} = 1V_{RMS}$ , $R_L = 8\Omega$



Figure 22.



Figure 24.

# Shutdown Supply Current vs Supply Voltage No Load



Figure 26.



#### **APPLICATION INFORMATION**

#### **GENERAL AMPLIFIER FUNCTION**

The LM48310 mono Class D audio power amplifier features a filterless modulation scheme that reduces external component count, conserving board space and reducing system cost. With no signal applied, the outputs ( $V_{OUTA}$  and  $V_{OUTB}$ ) switch between  $V_{DD}$  and GND with a 50% duty cycle, in phase, causing the two outputs to cancel. This cancellation results in no net voltage across the speaker, thus there is no current to the load in the idle state.

With the input signal applied, the duty cycle (pulse width) of the LM48310 outputs changes. For increasing output voltage, the duty cycle of  $V_{OUTA}$  increases, while the duty cycle of  $V_{OUTB}$  decreases. For decreasing output voltages, the converse occurs. The difference between the two pulse widths yields the differential output voltage.

#### ENHANCED EMISSIONS SUPPRESSION SYSTEM (E<sup>2</sup>S)

The LM48310 features 's patent-pending E<sup>2</sup>S system that reduces EMI, while maintaining high quality audio reproduction and efficiency. The E<sup>2</sup>S system features a synchronizable oscillator with selectable spread spectrum, and advanced edge rate control (ERC). The LM48310 ERC greatly reduces the high frequency components of the output square waves by controlling the output rise and fall times, slowing the transitions to reduce RF emissions, while maximizing THD+N and efficiency performance. The overall result of the E<sup>2</sup>S system is a filterless Class D amplifier that passes FCC Class B radiated emissions standards with 20in of twisted pair cable, with excellent 0.03% THD+N and high 88% efficiency.

#### FIXED FREQUENCY MODE (SYNC\_IN = GND)

The LM48310 features two modulations schemes, a fixed frequency mode and a spread spectrum mode. Select the fixed frequency mode by setting SYNC\_IN = GND. In fixed frequency mode, the amplifier output switch at a constant 300kHz. In fixed frequency mode, the output spectrum consists of the fundamental and its associated harmonics (see TYPICAL PERFORMANCE CHARACTERISTICS).

### SPREAD SPECTRUM MODE (SYNC\_IN = $V_{DD}$ )

The logic selectable spread spectrum mode eliminates the need for output filters, ferrite beads or chokes. In spread spectrum mode, the switching frequency varies randomly by 30% about a 300kHz center frequency, reducing the wideband spectral contend, improving EMI emissions radiated by the speaker and associated cables and traces. Where a fixed frequency class D exhibits large amounts of spectral energy at multiples of the switching frequency, the spread spectrum architecture of the LM48310 spreads that energy over a larger bandwidth (See TYPICAL PERFORMANCE CHARACTERISTICS). The cycle-to-cycle variation of the switching period does not affect the audio reproduction, efficiency, or PSRR. Set SYNC\_IN = V<sub>DD</sub> for spread spectrum mode.

#### EXTERNAL CLOCK MODE (SYNC\_IN = CLOCK)

Connecting a clock signal to SYNC\_IN synchronizes the LM48310 oscillator to an external clock, moving the output spectral components out of a sensitive frequency band, and minimizing audible beat frequencies when multiple LM48310s are used in a single system. The LM48310 accepts an external clock frequency between 200kHz and 1MHz. The LM48310 can be synchronized to a spread spectrum clock, allowing multiple LM48310s to be synchronized in spread spectrum mode (see TYPICAL PERFORMANCE CHARACTERISTICS).

#### SYNC OUT

SYNC\_OUT is a clock output for synchronizing external devices. The SYNC\_OUT signal is identical in frequency and duty cycle of the amplifier's switching frequency. When the LM48310 is in fixed frequency mode, SYNC\_OUT is a fixed, 300kHz clock. When the LM48310 is in spread spectrum mode, SYNC\_OUT is an identical spread spectrum clock. When the LM48310 is driven by an external clock, SYNC\_OUT is identical to the external clock. If unused, leave SYNC\_OUT floating.

Multiple LM48310s can be synchronized to a single clock. In Figure 27, device U1 is the master, providing a spread spectrum clock to the slave device (U2). This configuration synchronizes the switching frequencies of the two devices, eliminating any audible beat frequencies. Because SYNC\_OUT has no audio content, there is minimal THD+N degredation or crosstalk between the devices, Figure 28 - Figure 30.





Figure 27. Cascaded LM48310



Figure 28. THD+N vs Output Power



Figure 29. THD+N vs Frequency



Figure 30. Crosstalk vs Frequency

#### DIFFERENTIAL AMPLIFIER EXPLANATION

As logic supplies continue to shrink, system designers are increasingly turning to differential analog signal handling to preserve signal to noise ratios with restricted voltage signs. The LM48310 features a fully differential speaker amplifier. A differential amplifier amplifies the difference between the two input signals. Traditional audio power amplifiers have typically offered only single-ended inputs resulting in a 6dB reduction of SNR relative to differential inputs. The LM48310 also offers the possibility of DC input coupling which eliminates the input coupling capacitors. A major benefit of the fully differential amplifier is the improved common mode rejection ratio (CMRR) over single ended input amplifiers. The increased CMRR of the differential amplifier reduces sensitivity to ground offset related noise injection, especially important in noisy systems.

#### POWER DISSIPATION AND EFFICIENCY

The major benefit of a Class D amplifier is increased efficiency versus a Class AB. The efficiency of the LM48310 is attributed to the region of operation of the transistors in the output stage. The Class D output stage acts as current steering switches, consuming negligible amounts of power compared to their Class AB counterparts. Most of the power loss associated with the output stage is due to the IR loss of the MOSFET onresistance, along with switching losses due to gate charge.

#### SHUTDOWN FUNCTION

The LM48310 features a low current shutdown mode. Set  $\overline{SD} = GND$  to disable the amplifier and reduce supply current to  $0.01\mu A$ .

Switch SD between GND and  $V_{DD}$  for minimum current consumption is shutdown. The LM48310 may be disabled with shutdown voltages in between GND and  $V_{DD}$ , the idle current will be greater than the typical  $0.1\mu A$  value.

The LM48310 shutdown input has and internal pulldown resistor. The purpose of this resistor is to eliminate any unwanted state changes when SD is floating. To minimize shutdown current, SD should be driven to GND or left floating. If SD is not driven to GND or floating, an increase in shutdown supply current will be noticed.

#### **AUDIO AMPLIFIER POWER SUPPLY BYPASSING/FILTERING**

Proper power supply bypassing is critical for low noise performance and high PSRR. Place the supply bypass capacitors as close to the device as possible. Typical applications employ a voltage regulator with  $10\mu\text{F}$  and  $0.1\mu\text{F}$  bypass capacitors that increase supply stability. These capacitors do not eliminate the need for bypassing of the LM48310 supply pins. A  $1\mu\text{F}$  capacitor is recommended.



#### **AUDIO AMPLIFIER INPUT CAPACITOR SELECTION**

Input capacitors may be required for some applications, or when the audio source is single-ended. Input capacitors block the DC component of the audio signal, eliminating any conflict between the DC component of the audio source and the bias voltage of the LM48310. The input capacitors create a high-pass filter with the input resistors  $R_{\rm IN}$ . The -3dB point of the high pass filter is found using Equation 1 below.

$$f = 1 / 2\pi R_{IN}C_{IN}$$

Where

R<sub>IN</sub> is the value of the input resistor given in the Electrical Characteristics table

(1)

The input capacitors can also be used to remove low frequency content from the audio signal. Small speakers cannot reproduce, and may even be damaged by low frequencies. High pass filtering the audio signal helps protect the speakers. When the LM48310 is using a single-ended source, power supply noise on the ground is seen as an input signal. Setting the high-pass filter point above the power supply noise frequencies, 217Hz in a GSM phone, for example, filters out the noise such that it is not amplified and heard on the output. Capacitors with a tolerance of 10% or better are recommended for impedance matching and improved CMRR and PSRR.

#### **AUDIO AMPLIFIER GAIN**

The gain of the LM48310 is internally set to 12dB. The gain can be reduced by adding additional input resistance Figure 31. In this configuration, the gain of the device is given by:

$$A_V = 2 \times [R_F / (R_{INEXT} + R_{IN})]$$

Where

- R<sub>F</sub> is 40kΩ
- R<sub>IN</sub> is 20kΩ
- R<sub>INEXT</sub> is the value of the additional external resistor

(2)



Figure 31. Reduced Gain Configuration

#### SINGLE-ENDED AUDIO AMPLIFIER CONFIGURATION

The LM48310 is compatible with single-ended sources. When configured for single-ended inputs, input capacitors must be used to block and DC component at the input of the device. Figure 32 shows the typical single-ended applications circuit.





Figure 32. Single-Ended Input Configuration

#### PCB LAYOUT GUIDELINES

As output power increases, interconnect resistance (PCB traces and wires) between the amplifier, load and power supply create a voltage drop. The voltage loss due to the traces between the LM48310 and the load results in lower output power and decreased efficiency. Higher trace resistance between the supply and the LM48310 has the same effect as a poorly regulated supply, increasing ripple on the supply line, and reducing peak output power. The effects of residual trace resistance increases as output current increases due to higher output power, decreased load impedance or both. To maintain the highest output voltage swing and corresponding peak output power, the PCB traces that connect the output pins to the load and the supply pins to the power supply should be as wide as possible to minimize trace resistance.

The use of power and ground planes will give the best THD+N performance. In addition to reducing trace resistance, the use of power planes creates parasitic capacitors that help to filter the power supply line.

The inductive nature of the transducer load can also result in overshoot on one of both edges, clamped by the parasitic diodes to GND and  $V_{DD}$  in each case. From an EMI standpoint, this is an aggressive waveform that can radiate or conduct to other components in the system and cause interference. In is essential to keep the power and output traces short and well shielded if possible. Use of ground planes beads and micros-strip layout techniques are all useful in preventing unwanted interference.

As the distance from the LM48310 and the speaker increases, the amount of EMI radiation increases due to the output wires or traces acting as antennas become more efficient with length. Ferrite chip inductors places close to the LM48310 outputs may be needed to reduce EMI radiation.

| Designator | Quantity | Description                                                         |
|------------|----------|---------------------------------------------------------------------|
| C1         | 1        | 10μF ±10% 16V 500Ω Tantalum Capacitor (B Case) AVX TPSB106K016R0500 |
| C2, C3     | 2        | 1μF ±10% 16V X7R Ceramic Capacitor (603) Panasonic ECJ-1VB1C105K    |
| C4, C5     | 2        | 1μF ±10% 16V X7R Ceramic Capacitor (1206) Panasonic ECJ-3YB1C105K   |
| C6         | 1        | Not Installed Ceramic Capacitor (603)                               |
| R1         | 1        | 0Ω ±1% resistor (603)                                               |
| JP1 — JP2  | 2        | 3 Pin Headers                                                       |
| LM48310SDL | 1        | LM48310SD (10-pin WSON)                                             |



#### LM48310 Demo Board Schematic



Figure 33. LM48310 DEMO BOARD SCHEMATIC

### **Demo Boards**



Figure 34. Top Silkscreen



Figure 35. Top Layer

Copyright © 2007–2013, Texas Instruments Incorporated





Figure 36. Layer 2 (GND)



Figure 38. Bottom Layer



Figure 37. Layer 3 (V<sub>DD</sub>)



Figure 39. Bottom Silkscreen



### **REVISION HISTORY**

| Rev  | Date     | Description                                                           |
|------|----------|-----------------------------------------------------------------------|
| 1.0  | 11/13/07 | Initial release.                                                      |
| 1.01 | 02/26/08 | Fixed few typos (Pin Description table).                              |
| 1.02 | 03/04/08 | Text edits under SHUTDOWN FUNCTION (Application Information section). |
| 1.03 | 06/24/09 | Text edits.                                                           |

| Cł | Changed layout of National Data Sheet to TI format |    |   |  |
|----|----------------------------------------------------|----|---|--|
| •  | Changed layout of National Data Sheet to TI format | 16 | 6 |  |

11-Nov-2025 www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |                 | (4)                           | (5)                        |              |                  |
| LM48310SD/NOPB        | Active | Production    | WSON (DSC)   10 | 1000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | GI8              |
| LM48310SD/NOPB.A      | Active | Production    | WSON (DSC)   10 | 1000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | GI8              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM48310SD/NOPB | WSON | DSC                | 10 | 1000 | 177.8                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 1-Aug-2025



#### \*All dimensions are nominal

| Ì | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | LM48310SD/NOPB | WSON         | DSC             | 10   | 1000 | 208.0       | 191.0      | 35.0        |



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025