SBASAF6 October   2021 ADC09DJ1300 , ADC09QJ1300 , ADC09SJ1300

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Description (continued)
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1  Absolute Maximum Ratings
    2. 7.2  ESD Ratings
    3. 7.3  Recommended Operating Conditions
    4. 7.4  Thermal Information
    5. 7.5  Electrical Characteristics: DC Specifications
    6. 7.6  Electrical Characteristics: Power Consumption
    7. 7.7  Electrical Characteristics: AC Specifications
    8. 7.8  Timing Requirements
    9. 7.9  Switching Characteristics
    10. 7.10 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Device Comparison
      2. 8.3.2 Analog Input
        1. 8.3.2.1 Analog Input Protection
        2. 8.3.2.2 Full-Scale Voltage (VFS) Adjustment
        3. 8.3.2.3 Analog Input Offset Adjust
      3. 8.3.3 ADC Core
        1. 8.3.3.1 ADC Core Calibration
        2. 8.3.3.2 ADC Theory of Operation
        3. 8.3.3.3 Analog Reference Voltage
        4. 8.3.3.4 ADC Over-range Detection
        5. 8.3.3.5 Code Error Rate (CER)
        6. 8.3.3.6 Temperature Monitoring Diode
        7. 8.3.3.7 Timestamp
      4. 8.3.4 Clocking
        1. 8.3.4.1 Converter PLL (C-PLL) for Sampling Clock Generation
        2. 8.3.4.2 LVDS Clock Outputs (PLLREFO±, TRIGOUT±)
        3. 8.3.4.3 Optional CMOS Clock Outputs (ORC, ORD)
        4. 8.3.4.4 SYSREF for JESD204C Subclass-1 Deterministic Latency
          1. 8.3.4.4.1 SYSREF Capture for Multi-Device Synchronization and Deterministic Latency
          2. 8.3.4.4.2 SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)
        5. 8.3.4.5 JESD204C Interface
          1. 8.3.4.5.1  Transport Layer
          2. 8.3.4.5.2  Scrambler
          3. 8.3.4.5.3  Link Layer
          4. 8.3.4.5.4  8B/10B Link Layer
            1. 8.3.4.5.4.1 Data Encoding (8B/10B)
            2. 8.3.4.5.4.2 Multiframes and the Local Multiframe Clock (LMFC)
            3. 8.3.4.5.4.3 Code Group Synchronization (CGS)
            4. 8.3.4.5.4.4 Initial Lane Alignment Sequence (ILAS)
            5. 8.3.4.5.4.5 Frame and Multiframe Monitoring
          5. 8.3.4.5.5  64B/66B Link Layer
            1. 8.3.4.5.5.1 64B/66B Encoding
            2. 8.3.4.5.5.2 Multiblocks, Extended Multiblocks and the Local Extended Multiblock Clock (LEMC)
              1. 8.3.4.5.5.2.1 Block, Multiblock and Extended Multiblock Alignment using Sync Header
                1. 8.3.4.5.5.2.1.1 Cyclic Redundancy Check (CRC) Mode
                2. 8.3.4.5.5.2.1.2 Forward Error Correction (FEC) Mode
            3. 8.3.4.5.5.3 Initial Lane Alignment
            4. 8.3.4.5.5.4 Block, Multiblock and Extended Multiblock Alignment Monitoring
          6. 8.3.4.5.6  Physical Layer
            1. 8.3.4.5.6.1 SerDes Pre-Emphasis
          7. 8.3.4.5.7  JESD204C Enable
          8. 8.3.4.5.8  Multi-Device Synchronization and Deterministic Latency
          9. 8.3.4.5.9  Operation in Subclass 0 Systems
          10. 8.3.4.5.10 Alarm Monitoring
            1. 8.3.4.5.10.1 Clock Upset Detection
            2. 8.3.4.5.10.2 FIFO Upset Detection
    4. 8.4 Device Functional Modes
      1. 8.4.1 Low Power Mode and High Performance Mode
      2. 8.4.2 JESD204C Modes
        1. 8.4.2.1 JESD204C Transport Layer Data Formats
        2. 8.4.2.2 64B/66B Sync Header Stream Configuration
        3. 8.4.2.3 Redundant Data Mode (Alternate Lanes)
      3. 8.4.3 Power-Down Modes
      4. 8.4.4 Test Modes
        1. 8.4.4.1  Serializer Test-Mode Details
        2. 8.4.4.2  PRBS Test Modes
        3. 8.4.4.3  Clock Pattern Mode
        4. 8.4.4.4  Ramp Test Mode
        5. 8.4.4.5  Short and Long Transport Test Mode
          1. 8.4.4.5.1 Short Transport Test Pattern
        6. 8.4.4.6  D21.5 Test Mode
        7. 8.4.4.7  K28.5 Test Mode
        8. 8.4.4.8  Repeated ILA Test Mode
        9. 8.4.4.9  Modified RPAT Test Mode
        10. 8.4.4.10 Calibration Modes and Trimming
          1. 8.4.4.10.1 Foreground Calibration Mode
          2. 8.4.4.10.2 Background Calibration Mode
          3. 8.4.4.10.3 Low-Power Background Calibration (LPBG) Mode
        11. 8.4.4.11 Offset Calibration
        12. 8.4.4.12 Trimming
    5. 8.5 Programming
      1. 8.5.1 Using the Serial Interface
      2. 8.5.2 SCS
      3. 8.5.3 SCLK
      4. 8.5.4 SDI
      5. 8.5.5 SDO
      6. 8.5.6 Streaming Mode
    6. 8.6 SPI_Register_Map Registers
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Light Detection and Ranging (LiDAR) Digitizer
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
          1. 9.2.1.2.1 Analog Front-End Requirements
          2. 9.2.1.2.2 Calculating Clock and SerDes Frequencies
        3. 9.2.1.3 Application Curves
      2. 9.2.2 Initialization Set Up
  10. 10Power Supply Recommendations
    1. 10.1 Power Sequencing
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Device Support
    2. 12.2 Documentation Support
    3. 12.3 Receiving Notification of Documentation Updates
    4. 12.4 Support Resources
    5. 12.5 Trademarks
    6. 12.6 Electrostatic Discharge Caution
    7. 12.7 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Streaming Mode

The serial interface supports streaming reads and writes. In this mode, the initial 24 bits of the transaction specifics the access type, register address, and data value as normal. Additional clock cycles of write or read data are immediately transferred, as long as the SCS input is maintained in the asserted (logic low) state. The register address auto increments (default) or decrements for each subsequent 8-bit transfer of the streaming transaction. ASCEND controls whether the address value ascends (increments) or descends (decrements). Streaming mode can be disabled by setting the ADDR_HOLD bit. Figure 8-19 shows the streaming mode transaction details.

GUID-097E37E5-0DE3-4F09-BBC3-3FC3CEEBA6D1-low.gifFigure 8-19 Serial Interface Protocol: Streaming Read/Write

See the SPI_Register_Map Registers section for detailed information regarding the registers

Note:

The serial interface must not be accessed during ADC calibration. Accessing the serial interface during this time impairs the performance of the device until the device is calibrated correctly. Writing or reading the serial registers also reduces dynamic ADC performance for the duration of the register access times.