SBASB89 May 2025 ADS117L14 , ADS117L18
PRODUCTION DATA
| MIN | MAX | UNIT | ||
|---|---|---|---|---|
| CLOCK | ||||
| tc(CLKIN) | CLKIN period | 15 | 2000 | ns |
| tw(CLKINL) | Pulse duration, CLKIN low | 6.5 | ns | |
| tw(CLKINH) | Pulse duration, CLKIN high | 6.5 | ns | |
| tc(CLK) (1) | ADC clock period, max-speed mode | 29.7 | 2000 | ns |
| ADC clock period, high-speed mode | 38 | 2000 | ||
| ADC clock period, mid-speed mode | 76 | 2000 | ||
| ADC clock period, low-speed mode | 304 | 2000 | ||
| tw(CLKL) | Pulse duration, CLK low, max-speed mode | 13.2 | ns | |
| Pulse duration, CLK low, high-speed mode | 17 | |||
| Pulse duration, CLK low, mid-speed mode | 34 | |||
| Pulse duration, CLK low, low-speed mode | 128 | |||
| tw(CLKH) | Pulse duration, CLK high, max-speed mode | 13.2 | ns | |
| Pulse duration, CLK high, high-speed mode | 17 | |||
| Pulse duration, CLK high, mid-speed mode | 34 | |||
| Pulse duration, CLK high, low-speed mode | 128 | |||
| FRAME-SYNC (DATA PORT) | ||||
| tc(DCLK) | DCLK period, stand-alone operation | 15 | ns | |
| DCLK period, daisy-chain operation | 29.7 | ns | ||
| SPI (CONFIGURATION PORT) | ||||
| tc(SCLK) | SCLK period | 75 | ns | |
| tw(SCL) | Pulse duration, SCLK low | 25 | ns | |
| tw(SCH) | Pulse duration, SCLK high | 25 | ns | |
| td(CSSC) | Delay time, first SCLK rising edge after CS falling edge | 20 | ns | |
| tsu(DI) | Setup time, SDI valid before SCLK falling edge | 6 | ns | |
| th(DI) | Hold time, SDI valid after SCLK falling edge | 8 | ns | |
| td(SCCS) | Delay time, CS rising edge after final SCLK falling edge | 20 | ns | |
| tw(CSH) | Pulse duration, CS high | 20 | ns | |
| START PIN | ||||
| tw(STL) | Pulse duration, START low | 4 | tCLK | |
| tw(STH) | Pulse duration, START high | 4 | tCLK | |
| tsu(STCL) | Setup time, START rising edge before CLKIN rising edge (2) | 4 | ns | |
| th(STCL) | Hold time, START rising edge after CLKIN rising edge (2) | 6 | ns | |
| tsu(STFS) | Setup time, START falling edge or STOP bit set before FSYNC rising edge to stop next conversion (start/stop conversion mode) | 24 | tCLK | |
| RESET PIN | ||||
| tw(RSL) | Pulse duration, RESET low | 4 | tCLK | |