SBAS780B December 2016 – March 2021 ADS8661 , ADS8665
PRODUCTION DATA
| MIN | TYP | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| TIMING REQUIREMENTS | ||||||
| fCLK | Serial clock frequency | 66.67 | MHz | |||
| tCLK | Serial clock time period | 1/fCLK | ||||
| tPH_CK | SCLK high time | 0.45 | 0.55 | tCLK | ||
| tPL_CK | SCLK low time | 0.45 | 0.55 | tCLK | ||
| tSU_CSCK | Setup time: CONVST/CS falling to first SCLK capture edge | 7.5 | ns | |||
| tSU_CKDI | Setup time: SDI data valid to SCLK capture edge | 7.5 | ns | |||
| tHT_CKDI | Hold time: SCLK capture edge to (previous) data valid on SDI | 7.5 | ns | |||
| tHT_CKCS | Delay time: last SCLK capture edge to CONVST/CS rising | 7.5 | ns | |||
| TIMING SPECIFICATIONS | ||||||
| tDEN_CSDO | Delay time: CONVST/CS falling edge to data enable | 9.5 | ns | |||
| tDZ_CSDO | Delay time: CONVST/CS rising to SDO-x going to 3-state | 10 | ns | |||
| tD_CKDO | Delay time: SCLK launch edge to (next) data valid on SDO-x | 12 | ns | |||
| tD_CSRVS | Delay time: CONVST/CS rising edge to RVS falling | 14 | ns | |||