SBOS531E August   2010  – June 2019 AFE031

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
    1.     Device Images
  4. Revision History
  5. Description, continued
  6. Device Comparison Table
  7. Pin Configuration and Functions
    1.     Pin Functions
  8. Specifications
    1. 8.1  Absolute Maximum Ratings
    2. 8.2  ESD Ratings
    3. 8.3  Thermal Information
    4. 8.4  Electrical Characteristics: Transmitter (Tx)
    5. 8.5  Electrical Characteristics: Power Amplifier (PA)
    6. 8.6  Electrical Characteristics: Receiver (Rx)
    7. 8.7  Electrical Characteristics: Digital
    8. 8.8  Electrical Characteristics: Two-Wire Interface
    9. 8.9  Electrical Characteristics: Internal Bias Generator
    10. 8.10 Electrical Characteristics: Power Supply
    11. 8.11 Timing Requirements
    12. 8.12 Timing Diagrams
    13. 8.13 Typical Characteristics
  9. Detailed Description
    1. 9.1 Functional Block Diagram
    2. 9.2 Feature Description
      1. 9.2.1 PA Block
      2. 9.2.2 Tx Block
      3. 9.2.3 Rx Block
      4. 9.2.4 DAC Block
      5. 9.2.5 REF1 and REF2 Blocks
      6. 9.2.6 Zero Crossing Detector Block
      7. 9.2.7 ETx and ERx Blocks
    3. 9.3 Power Supplies
    4. 9.4 Pin Descriptions
      1. 9.4.1 Current Overload
      2. 9.4.2 Thermal Overload
    5. 9.5 Calibration Modes
      1. 9.5.1 Tx Calibration Mode
      2. 9.5.2 Rx Calibration Mode
    6. 9.6 Serial Interface
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Detailed Design Procedure
        1. 10.2.1.1 Line-Coupling Circuit
        2. 10.2.1.2 Circuit Protection
        3. 10.2.1.3 Thermal Considerations
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Third-Party Products Disclaimer
      2. 11.1.2 Development Support
        1. 11.1.2.1 Powerline Communications Developer’s Kit
        2. 11.1.2.2 TINA-TI™ (Free Software Download)
        3. 11.1.2.3 TI Precision Designs
        4. 11.1.2.4 WEBENCH Filter Designer
    2. 11.2 Documentation Support
      1. 11.2.1 Related Documentation
    3. 11.3 Receiving Notification of Documentation Updates
    4. 11.4 Community Resources
    5. 11.5 Trademarks
    6. 11.6 Electrostatic Discharge Caution
    7. 11.7 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Electrical Characteristics: Transmitter (Tx)

At TJ = 25°C, PA_VS = 16 V, VAVDD = VDVDD = 3.3 V, and 10 kΩ connected to PA_ISET (pin 46), unless otherwise noted.
PARAMETER CONDITIONS MIN TYP MAX UNIT
Tx_DAC
Output range GND + 0.1 AVDD – 0.1 V
Resolution 1,024 steps, 10-bit DAC 3.2 mV
THD Total harmonic distortion at 62.5 kHz(1)
Second harmonic distortion –73 dB
Third harmonic distortion –56 dB
Fourth harmonic distortion –94 dB
Data rate 1.5 MSPS
Tx_PGA
Input
Input voltage range GND – 0.1 AVDD + 0.1 V
RI Input resistance G = 1 V/V 58
G = 0.707 V/V 68
G = 0.5 V/V 77
G = 0.25 V/V 92
Frequency Response
BW Bandwidth DAC mode enabled
G = 1 V/V 8 MHz
G = 0.707 V/V 9 MHz
G = 0.5 V/V 10 MHz
G = 0.25 V/V 12 MHz
Output
VO Voltage output swing from AGND or AVDD RLOAD = 10 kΩ, connected to AVDD/2 10 100 mV
IO Maximum continuous current, dc Sourcing 25 mA
Sinking 25 mA
RO Output resistance f = 100 kHz 1 Ω
Gain
Gain error For all gains –1% ±0.1% 1%
Gain error drift TJ = –40°C to +125°C 6 ppm/°C
Tx_FILTER
Input
Input voltage range GND – 0.1 AVDD + 0.1 V
RI Input resistance
(Tx_F_IN1 and Tx_F_IN2)
43
Frequency Response
CENELEC A Mode
Passband frequency –3 dB 95 kHz
Stop band attenuation –50 –60 dB
Stop band frequency 910 kHz
Filter gain 0 dB
CENELEC B/C/D Modes
Passband frequency –3 dB 145 kHz
Stop band attenuation –50 –60 dB
Stop band frequency 870 kHz
Filter gain 0 dB
Output
VO Voltage output swing from AGND or AVDD RLOAD = 10 kΩ, connected to AVDD/2 10 100 mV
IO Maximum continuous current, dc Sourcing 25 mA
Sinking 25 mA
RO Output resistance f = 100 kHz 1 Ω
Transmitter Noise
Integrated noise at PA output(2)
CENELEC Band A
(40 kHz to 90 kHz)
Noise-reducing capacitor = 1 nF from
pin 19 to ground
435 μVRMS
CENELEC Bands B/C/D
(95 kHz to 140 kHz)
Noise-reducing capacitor = 1 nF from
pin 19 to ground
460 μVRMS
Total harmonic distortion measured at output of Tx_PGA configured in a gain of 1 V/V with an amplitude of 3 VPP, at a 1-MHz sample rate.
Includes DAC, Tx_PGA, Tx_Filter, PA, and REF1 bias generator.