SPRSP65G April 2021 – May 2024 AM2431 , AM2432 , AM2434
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| PRSD1 | tc(SD_CLK) | Cycle time, SDx_CLK | 40 | ns | |
| PRSD2L | tw(SD_CLKL) | Pulse duration, SDx_CLK low | 20 | ns | |
| PRSD2H | tw(SD_CLKH) | Pulse duration, SDx_CLK high | 20 | ns | |
| PRSD3 | tsu(SD_D-SD_CLK) | Setup time, SDx_D valid before SDx_CLK active edge | 10 | ns | |
| PRSD4 | th(SD_CLK-SD_D) | Hold time, SDx_D valid before SDx_CLK active edge | 5 | ns |
Figure 6-92 PRU_ICSSG
PRU SD_CLK Falling Active Edge
Figure 6-93 PRU_ICSSG
PRU SD_CLK Rising Active Edge| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| PRPIF1 | tw(PIF_DATA_INH) | Pulse duration, PIF_DATA_IN high | 2 + 0.475*(4*P)(1) | ns | |
| PRPIF2 | tw(PIF_DATA_INL) | Pulse duration, PIF_DATA_IN low | 2 + 0.475*(4*P)(1) | ns |
Figure 6-94 PRU_ICSSG
PRU Peripheral Interface Timing Requirements| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| PRPIF3 | tc(PIF_CLK) | Cycle time, PIF_CLK | 30 | ns | |
| PRPIF4 | tw(PIF_CLKH) | Pulse duration, PIF_CLK high | 0.475*P(1) | ns | |
| PRPIF5 | tw(PIF_CLKL) | Pulse duration, PIF_CLK low | 0.475*P(1) | ns | |
| PRPIF6 | td(PIF_CLK-PIF_DATA_OUT) | Delay time, PIF_CLK fall to PIF_DATA_OUT | -5 | 5 | ns |
| PRPIF7 | td(PIF_CLK-PIF_DATA_EN) | Delay time, PIF_CLK fall to PIF_DATA_EN | -5 | 5 | ns |
Figure 6-95 PRU_ICSSG
PRU Peripheral Interface Switching Characteristics