SPRSPA7C September 2024 – July 2025 AM2612 , AM2612-Q1
PRODUCTION DATA
| PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|
| VDD | SOC VDD core supply | –0.5 | 1.5 | V |
| VDDAR1 | SRAM Array Supply 1 | –0.5 | 1.5 | V |
| VDDAR2 | SRAM Array Supply 2 | –0.5 | 1.5 | V |
| VDDAR3 | SRAM Array Supply 3 | –0.5 | 1.5 | V |
| VDDS18 | 1.8V IO Bias Supply from Bias LDO routed through Board | –0.5 | 2.1 | V |
| VDDS33 | 3.3V IO Supply | –0.5 | 4.0 | V |
| VDDA18_OSC_PLL | 1.8V Analog Supply for PLL. Routed from the 1.8V Analog LDO out through Board | –0.5 | 2.1 | V |
| VDDA33 | Analog 3.3V Supply | –0.5 | 4.0 | V |
| VDDA18 | 1.8V Analog Supply. Routed from the 1.8V Analog LDO out through Board | –0.5 | 2.1 | V |
| IO Pin Steady State Voltage | 3.3V LVCMOS IO Buffer | –0.3 | VDDS33(3) + 0.3 | V |
| 3.3V I2C Open-Drain IO Buffers | –0.3 | VDDS33(3) + 0.3 | V | |
| XTAL Pad | –0.5 | 2.1 | V | |
| Transient Overshoot and Undershoot |
All Other IO Terminals | –0.3 | VDDS33(3) + 0.2 × VDDS33(3) for up to 20% of signal period | V |
| XTAL Pad 20% of VDDA18_OSC_PLL for up to 20% of signal period |
0.2 × VDDA18_OSC_PLL | V | ||
| Latch Up Performance Class II (150°C) |
Latch-up I-test Performance (Current-Pulse Injection on each IO pin) | ±100(5) | mA | |
| Latch-up Overvoltage Performance (Voltage Injection on each IO pin) | 1.5 × VDDS33 | V | ||
| Output current | Digital output (per pin), IOUT | –20 | 20 | mA |
| Storage temperature(4) | Tstg | –55 | 155 | °C |