SPRSPA7C September 2024 – July 2025 AM2612 , AM2612-Q1
PRODUCTION DATA
| NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
|---|---|---|---|---|---|---|
| O1 | tc(CLK) | Cycle time, OSPI_CLK | 1.8V, DDR | 6.024 | ns | |
| 3.3V, DDR | 7.52 | ns | ||||
| O2 | tw(CLKL) | Pulse duration, OSPI_CLK low | DDR | 0.475P(1) - 0.3 | ns | |
| O3 | tw(CLKH) | Pulse duration, OSPI_CLK high | DDR | 0.475P(1) - 0.3 | ns | |
| O4 | td(CSn-CLK) | Delay time, OSPI_CSn[1:0] active edge to OSPI_CLK rising edge | DDR | 0.475P(1) + (0.975 × M(2) × R(4)) + 0.35TD(5) - 1 | 0.525P(1) + (1.025 × M(2) × R(4)) + 0.95TD(5) + 1 | ns |
| O5 | td(CLK-CSn) | Delay time, OSPI_CLK rising edge to OSPI_CSn[1:0] inactive edge | DDR | 0.475P(1) + (0.975 × N(3) × R(4)) - 0.35TD(5) - 1 | 0.525P(1) + (1.025 × N(3) × R(4)) - 0.95TD(5) + 1 | ns |
| O6 | td(CLK-D) | Delay time, OSPI_CLK active edge to OSPI_D[7:0] transition | DDR | (6) | (6) | ns |