SBAS896C June   2018  – November 2022 AMC1211-Q1

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  Power Ratings
    6. 6.6  Insulation Specifications 
    7. 6.7  Safety-Related Certifications
    8. 6.8  Safety Limiting Values
    9. 6.9  Electrical Characteristics
    10. 6.10 Switching Characteristics
    11. 6.11 Timing Diagram
    12. 6.12 Insulation Characteristics Curves
    13. 6.13 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Analog Input
      2. 7.3.2 Isolation Channel Signal Transmission
      3. 7.3.3 Analog Output
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Input Filter Design
        2. 8.2.2.2 Differential to Single-Ended Output Conversion
      3. 8.2.3 Application Curve
    3. 8.3 Best Design Practices
    4. 8.4 Power Supply Recommendations
    5. 8.5 Layout
      1. 8.5.1 Layout Guidelines
      2. 8.5.2 Layout Example
  9. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  10. 10Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Electrical Characteristics

  typical specifications are at TA = 25°C, VDD1 = 5 V, and VDD2 = 3.3 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ANALOG INPUT
VOS Input offset voltage(1)(2) TA = 25°C(3) –1.5 ±0.4 1.5 mV
TCVOS Input offset thermal drift(1)(2)(5) –10 ±3 10 µV/°C
RIN Input resistance TA = 25℃ 1 GΩ
IIB Input bias current IN = GND1, TA = 25℃ –15 3.5 15 nA
CIN Input capacitance fIN = 275 kHz 7 pF
ANALOG OUTPUT
Nominal gain 1 V/V
EG Gain error(1) TA = 25℃ –0.2% ±0.05% 0.2%
TCEG Gain error drift(1)(6) –40 ±5 40 ppm/°C
Nonlineartity(1) –0.04% ±0.01% 0.04%
THD Total harmonic distortion(4) VIN = 2 VPP, VIN > 0 V,
fIN = 10 kHz, BW = 10 kHz
–87 dB
SNR Signal-to-noise ratio VIN = 2 VPP, fIN = 1 kHz, BW = 10 kHz 79 82.6 dB
VIN = 2 VPP, fIN = 10 kHz, BW = 100 kHz 70.9
Output noise VIN = GND1, BW = 100 kHz 220 µVrms
PSRR Power-supply rejection ratio(2) vs VDD1, at DC –80 dB
vs VDD2, at DC –85
vs VDD1, 10 kHz / 100-mV ripple –65
vs VDD2, 10 kHz / 100-mV ripple –70
VCMout Output common-mode voltage 1.39 1.44 1.49 V
VCLIPout Clipping differential output voltage VOUT = (VOUTP – VOUTN);
VIN > VClipping
2.49 V
VFAILSAFE Failsafe differential output voltage SHTDN = high, or VDD1 undervoltage, or VDD1 missing –2.6 –2.5 V
BW Output bandwidth 220 275 kHz
ROUT Output resistance On OUTP or OUTN <0.2 Ω
Output short-circuit current On OUTP or OUTN, sourcing or sinking,
IN = GND1, outputs shorted to
either GND or VDD2
14 mA
CMTI Common-mode transient immunity 30 45 kV/µs
DIGITAL INPUT
IIN Input current SHTDN pin, GND1 ≤ SHTDN ≤ VDD1 –70 1 µA
CIN Input capacitance SHTDN pin 5 pF
VIH High-level input voltage 0.7 × VDD1 V
VIL Low-level input voltage 0.3 × VDD1 V
POWER SUPPLY
VDD1UV VDD1 undervoltage detection threshold VDD1 rising 2.5 2.7 2.9 V
VDD1 falling  2.4 2.6 2.8
VDD2UV VDD2 undervoltage detection threshold VDD2 rising 2.2 2.45 2.65 V
VDD2 falling 1.85 2.0 2.2
IDD1 High-side supply current 3.0 V < VDD1 < 3.6 V, SHTDN = low 6.0 8.4 mA
4.5 V < VDD1 < 5.5 V, SHTDN = low 7.1 9.7
SHTDN = VDD1 1.3 µA
IDD2 Low-side supply current 3.0 V < VDD2 < 3.6 V 5.3 7.2 mA
4.5 V < VDD2 < 5.5 V 5.9 8.1
The typical value includes one standard deviation (sigma) at nominal operating conditions.
This parameter is input referred.
The typical value is at VDD1 = 3.3 V.
THD is the ratio of the rms sum of the amplitudes of first five higher harmonics to the amplitude of the fundamental.
Offset error temperature drift is calculated using the box method, as described by the following equation:
TCVOS = (ValueMAX - ValueMIN) / TempRange
Gain error temperature drift is calculated using the box method, as described by the following equation:
TCEG (ppm) = (ValueMAX - ValueMIN) / (Value(T=25℃) x TempRange) x 106