SLUSD04B
July 2018 – February 2019
BQ25150
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Simplified Schematic
Solution Area
4
Revision History
5
Description (continued)
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Requirements
7.7
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Linear Charger and Power Path
8.3.1.1
Battery Charging Process
8.3.1.1.1
Pre-Charge
8.3.1.1.2
Fast Charge
8.3.1.1.3
Pre-Charge to fast Charge Transitions and Charge Current Ramping
8.3.1.1.4
Termination
8.3.1.2
JEITA and Battery Temperature Dependent Charging
8.3.1.3
Input Voltage Based Dynamic Power Management (VINDPM)
8.3.1.4
Dynamic Power Path Management Mode (DPPM)
8.3.1.5
Battery Supplement Mode
8.3.2
Protection Mechanisms
8.3.2.1
Input Over-Voltage Protection
8.3.2.2
Safety Timer and I2C Watchdog Timer
8.3.2.3
Thermal Protection and Thermal Charge Current Foldback
8.3.2.4
Battery Short and Over Current Protection
8.3.2.5
PMID Short Circuit
8.3.2.6
Maximum Allowable Charging Current (IMAX)
8.3.3
ADC
8.3.3.1
ADC Operation in Active Battery Mode and Low Power Mode
8.3.3.2
ADC Operation When VIN Present
8.3.3.3
ADC Measurements
8.3.3.4
ADC Programmable Comparators
8.3.4
VDD LDO
8.3.5
Load Switch / LDO Output and Control
8.3.6
PMID Power Control
8.3.7
MR Wake and Reset Input
8.3.7.1
MR Wake or Short Button Press Functions
8.3.7.2
MR Reset or Long Button Press Functions
8.3.8
14-second Watchdog for HW Reset
8.3.9
Faults Conditions and Interrupts (INT)
8.3.9.1
Flags and Fault Condition Response
8.3.10
Power Good (PG) Pin
8.3.11
External NTC Monitoring (TS)
8.3.11.1
TS Thresholds
8.3.12
External NTC Monitoring (ADCIN)
8.3.13
I2C Interface
8.3.13.1
F/S Mode Protocol
8.4
Device Functional Modes
8.4.1
Ship Mode
8.4.2
Low Power
8.4.3
Active Battery
8.4.4
Charger/Adapter Mode
8.4.5
Power-Up/Down Sequencing
8.5
Register Map
8.5.1
I2C Registers
8.5.1.1
STAT0 Register (Address = 0x0) [reset = X]
Table 10.
STAT0 Register Field Descriptions
8.5.1.2
STAT1 Register (Address = 0x1) [reset = X]
Table 11.
STAT1 Register Field Descriptions
8.5.1.3
STAT2 Register (Address = 0x2) [reset = X]
Table 12.
STAT2 Register Field Descriptions
8.5.1.4
FLAG0 Register (Address = 0x3) [reset = 0x0]
Table 13.
FLAG0 Register Field Descriptions
8.5.1.5
FLAG1 Register (Address = 0x4) [reset = 0x0]
Table 14.
FLAG1 Register Field Descriptions
8.5.1.6
FLAG2 Register (Address = 0x5) [reset = 0x0]
Table 15.
FLAG2 Register Field Descriptions
8.5.1.7
FLAG3 Register (Address = 0x6) [reset = 0x0]
Table 16.
FLAG3 Register Field Descriptions
8.5.1.8
MASK0 Register (Address = 0x7) [reset = 0x0]
Table 17.
MASK0 Register Field Descriptions
8.5.1.9
MASK1 Register (Address = 0x8) [reset = 0x0]
Table 18.
MASK1 Register Field Descriptions
8.5.1.10
MASK2 Register (Address = 0x9) [reset = 0x71]
Table 19.
MASK2 Register Field Descriptions
8.5.1.11
MASK3 Register (Address = 0xA) [reset = 0x0]
Table 20.
MASK3 Register Field Descriptions
8.5.1.12
VBAT_CTRL Register (Address = 0x12) [reset = 0x3C]
Table 21.
VBAT_CTRL Register Field Descriptions
8.5.1.13
ICHG_CTRL Register (Address = 0x13) [reset = 0x8]
Table 22.
ICHG_CTRL Register Field Descriptions
8.5.1.14
PCHRGCTRL Register (Address = 0x14) [reset = 0x2]
Table 23.
PCHRGCTRL Register Field Descriptions
8.5.1.15
TERMCTRL Register (Address = 0x15) [reset = 0x14]
Table 24.
TERMCTRL Register Field Descriptions
8.5.1.16
BUVLO Register (Address = 0x16) [reset = 0x0]
Table 25.
BUVLO Register Field Descriptions
8.5.1.17
CHARGERCTRL0 Register (Address = 0x17) [reset = 0x82]
Table 26.
CHARGERCTRL0 Register Field Descriptions
8.5.1.18
CHARGERCTRL1 Register (Address = 0x18) [reset = 0x42]
Table 27.
CHARGERCTRL1 Register Field Descriptions
8.5.1.19
ILIMCTRL Register (Address = 0x19) [reset = 0x1]
Table 28.
ILIMCTRL Register Field Descriptions
8.5.1.20
LDOCTRL Register (Address = 0x1D) [reset = 0xB0]
Table 29.
LDOCTRL Register Field Descriptions
8.5.1.21
MRCTRL Register (Address = 0x30) [reset = 0x2A]
Table 30.
MRCTRL Register Field Descriptions
8.5.1.22
ICCTRL0 Register (Address = 0x35) [reset = 0x10]
Table 31.
ICCTRL0 Register Field Descriptions
8.5.1.23
ICCTRL1 Register (Address = 0x36) [reset = 0x0]
Table 32.
ICCTRL1 Register Field Descriptions
8.5.1.24
ICCTRL2 Register (Address = 0x37) [reset = 0x0]
Table 33.
ICCTRL2 Register Field Descriptions
8.5.1.25
ADCCTRL0 Register (Address = 0x40) [reset = 0x2]
Table 34.
ADCCTRL0 Register Field Descriptions
8.5.1.26
ADCCTRL1 Register (Address = 0x41) [reset = 0x40]
Table 35.
ADCCTRL1 Register Field Descriptions
8.5.1.27
ADC_DATA_VBAT_M Register (Address = 0x42) [reset = X]
Table 36.
ADC_DATA_VBAT_M Register Field Descriptions
8.5.1.28
ADC_DATA_VBAT_L Register (Address = 0x43) [reset = X]
Table 37.
ADC_DATA_VBAT_L Register Field Descriptions
8.5.1.29
ADC_DATA_TS_M Register (Address = 0x44) [reset = X]
Table 38.
ADC_DATA_TS_M Register Field Descriptions
8.5.1.30
ADC_DATA_TS_L Register (Address = 0x45) [reset = X]
Table 39.
ADC_DATA_TS_L Register Field Descriptions
8.5.1.31
ADC_DATA_ICHG_M Register (Address = 0x46) [reset = X]
Table 40.
ADC_DATA_ICHG_M Register Field Descriptions
8.5.1.32
ADC_DATA_ICHG_L Register (Address = 0x47) [reset = X]
Table 41.
ADC_DATA_ICHG_L Register Field Descriptions
8.5.1.33
ADC_DATA_ADCIN_M Register (Address = 0x48) [reset = X]
Table 42.
ADC_DATA_ADCIN_M Register Field Descriptions
8.5.1.34
ADC_DATA_ADCIN_L Register (Address = 0x49) [reset = X]
Table 43.
ADC_DATA_ADCIN_L Register Field Descriptions
8.5.1.35
ADC_DATA_VIN_M Register (Address = 0x4A) [reset = X]
Table 44.
ADC_DATA_VIN_M Register Field Descriptions
8.5.1.36
ADC_DATA_VIN_L Register (Address = 0x4B) [reset = X]
Table 45.
ADC_DATA_VIN_L Register Field Descriptions
8.5.1.37
ADC_DATA_PMID_M Register (Address = 0x4C) [reset = X]
Table 46.
ADC_DATA_PMID_M Register Field Descriptions
8.5.1.38
ADC_DATA_PMID_L Register (Address = 0x4D) [reset = X]
Table 47.
ADC_DATA_PMID_L Register Field Descriptions
8.5.1.39
ADC_DATA_IIN_M Register (Address = 0x4E) [reset = X]
Table 48.
ADC_DATA_IIN_M Register Field Descriptions
8.5.1.40
ADC_DATA_IIN_L Register (Address = 0x4F) [reset = X]
Table 49.
ADC_DATA_IIN_L Register Field Descriptions
8.5.1.41
ADCALARM_COMP1_M Register (Address = 0x52) [reset = 0x23]
Table 50.
ADCALARM_COMP1_M Register Field Descriptions
8.5.1.42
ADCALARM_COMP1_L Register (Address = 0x53) [reset = 0x20]
Table 51.
ADCALARM_COMP1_L Register Field Descriptions
8.5.1.43
ADCALARM_COMP2_M Register (Address = 0x54) [reset = 0x38]
Table 52.
ADCALARM_COMP2_M Register Field Descriptions
8.5.1.44
ADCALARM_COMP2_L Register (Address = 0x55) [reset = 0x90]
Table 53.
ADCALARM_COMP2_L Register Field Descriptions
8.5.1.45
ADCALARM_COMP3_M Register (Address = 0x56) [reset = 0x0]
Table 54.
ADCALARM_COMP3_M Register Field Descriptions
8.5.1.46
ADCALARM_COMP3_L Register (Address = 0x57) [reset = 0x0]
Table 55.
ADCALARM_COMP3_L Register Field Descriptions
8.5.1.47
ADC_READ_EN Register (Address = 0x58) [reset = 0x0]
Table 56.
ADC_READ_EN Register Field Descriptions
8.5.1.48
TS_FASTCHGCTRL Register (Address = 0x61) [reset = 0x34]
Table 57.
TS_FASTCHGCTRL Register Field Descriptions
8.5.1.49
TS_COLD Register (Address = 0x62) [reset = 0x7C]
Table 58.
TS_COLD Register Field Descriptions
8.5.1.50
TS_COOL Register (Address = 0x63) [reset = 0x6D]
Table 59.
TS_COOL Register Field Descriptions
8.5.1.51
TS_WARM Register (Address = 0x64) [reset = 0x38]
Table 60.
TS_WARM Register Field Descriptions
8.5.1.52
TS_HOT Register (Address = 0x65) [reset = 0x27]
Table 61.
TS_HOT Register Field Descriptions
8.5.1.53
DEVICE_ID Register (Address = 0x6F) [reset = 0x20]
Table 62.
DEVICE_ID Register Field Descriptions
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
Input (IN/PMID) Capacitors
9.2.2.2
VDD, LDO Input and Output Capacitors
9.2.2.3
TS
9.2.2.4
IMAX Selection
9.2.2.5
Recommended Passive Components
9.2.3
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
Receiving Notification of Documentation Updates
12.3
Community Resources
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
YFP|20
MXBG090K
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slusd04b_oa
slusd04b_pm
1
Features
Linear battery charger with 1.25-mA to
500-mA
fast charge current range
0.5% Accurate I
2
C programmable battery regulation voltage ranging from 3.6 V to 4.6 V in 10-mV steps
Configurable termination current supporting down to 0.5 mA
20-V Tolerant input with typical 3.4-V to 5.5-V input voltage operating range
Programmable thermal charging profile, fully configurable hot, warm, cool and cold thresholds
Power path management for powering system and charging battery
Dynamic power path management optimizes charging from weak adapters
Advanced I
2
C control allows host to disconnect the battery or adapter as needed
I
2
C Configurable load switch or up to 150-mA LDO output
Programmable range from 0.6 V to 3.7 V in 100-mV steps
Ultra low Iddq for extended battery life
10-nA Ship mode battery Iq
400-nA Iq While powering the system (PMID and VDD on)
One push-button wake-up and reset input with adjustable timers
Supports system power cycle and HW reset
12-Bit effective ADC
Monitoring of charge current, battery thermistor and battery, input and system (PMID) voltages
General purpose ADC input
Always on 1.8-V VDD LDO supporting loads up to 10 mA
20-Pin 2-mm x 1.6-mm CSP package
12-mm
2
Total solution size