8.5.1.44 REG30_ADC_Function_Disable_1 Register (Offset = 30h) [reset = 0h]
REG30_ADC_Function_Disable_1 is shown in Figure 82 and described in Table 53.
Return to the Summary Table.
ADC Function Disable 1
Figure 82. REG30_ADC_Function_Disable_1 Register
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
DP_ADC_DIS |
DM_ADC_DIS |
VAC2_ADC_DIS |
VAC1_ADC_DIS |
RESERVED |
R/W-0h |
R/W-0h |
R/W-0h |
R/W-0h |
R-0h |
|
Table 53. REG30_ADC_Function_Disable_1 Register Field Descriptions
Bit |
Field |
Type |
Reset |
Notes |
Description |
7 |
DP_ADC_DIS |
R/W |
0h |
Reset by:
REG_RST
|
D+ ADC Control
Type : RW
POR: 0b
0h = Enable (Default)
1h = Disable
|
6 |
DM_ADC_DIS |
R/W |
0h |
Reset by:
REG_RST
|
D- ADC Control
Type : RW
POR: 0b
0h = Enable (Default)
1h = Disable
|
5 |
VAC2_ADC_DIS |
R/W |
0h |
Reset by:
REG_RST
|
VAC2 ADC Control
Type : RW
POR: 0b
0h = Enable (Default)
1h = Disable
|
4 |
VAC1_ADC_DIS |
R/W |
0h |
Reset by:
REG_RST
|
VAC1 ADC Control
Type : RW
POR: 0b
0h = Enable (Default)
1h = Disable
|
3-0 |
RESERVED |
R |
0h |
|
RESERVED |