DLPS156F January   2019  – November 2024 DLPC3436

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
    1. 4.1 Test Pins and General Control
    2. 4.2 Parallel Port Input
    3. 4.3 DSI Input Data and Clock
    4. 4.4 DMD Reset and Bias Control
    5. 4.5 DMD SubLVDS Interface
    6. 4.6 Peripheral Interface
    7. 4.7 GPIO Peripheral Interface
    8. 4.8 Clock and PLL Support
    9. 4.9 Power and Ground
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Power Electrical Characteristics
    6. 5.6  Pin Electrical Characteristics
    7. 5.7  Internal Pullup and Pulldown Electrical Characteristics
    8. 5.8  DMD SubLVDS Interface Electrical Characteristics
    9. 5.9  DMD Low-Speed Interface Electrical Characteristics
    10. 5.10 System Oscillator Timing Requirements
    11. 5.11 Power Supply and Reset Timing Requirements
    12. 5.12 Parallel Interface Frame Timing Requirements
    13. 5.13 Parallel Interface General Timing Requirements
    14. 5.14 Flash Interface Timing Requirements
    15. 5.15 Other Timing Requirements
    16. 5.16 DMD SubLVDS Interface Switching Characteristics
    17. 5.17 DMD Parking Switching Characteristics
    18. 5.18 Chipset Component Usage Specification
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 Input Source Requirements
        1. 6.3.1.1 Input Frame Rates and 3-D Display Operation
          1. 6.3.1.1.1 Parallel Interface Data Transfer Format
        2. 6.3.1.2 3D Display
      2. 6.3.2 Device Startup
      3. 6.3.3 SPI Flash
        1. 6.3.3.1 SPI Flash Interface
        2. 6.3.3.2 SPI Flash Programming
      4. 6.3.4 I2C Interface
      5. 6.3.5 Content Adaptive Illumination Control (CAIC)
      6. 6.3.6 Local Area Brightness Boost (LABB)
      7. 6.3.7 3D Glasses Operation
      8. 6.3.8 Test Point Support
      9. 6.3.9 DMD Interface
        1. 6.3.9.1 SubLVDS (HS) Interface
    4. 6.4 Device Functional Modes
    5. 6.5 Programming
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Application
      1. 7.2.1 Design Requirements
      2. 7.2.2 Detailed Design Procedure
      3. 7.2.3 Application Curve
  9. Power Supply Recommendations
    1. 8.1 PLL Design Considerations
    2. 8.2 System Power-Up and Power-Down Sequence
    3. 8.3 Power-Up Initialization Sequence
    4. 8.4 DMD Fast Park Control (PARKZ)
    5. 8.5 Hot Plug I/O Usage
    6. 8.6 Maximum Signal Transition Time
  10. Layout
    1. 9.1 Layout Guidelines
      1. 9.1.1 PLL Power Layout
      2. 9.1.2 Reference Clock Layout
        1. 9.1.2.1 Recommended Crystal Oscillator Configuration
      3. 9.1.3 Unused Pins
      4. 9.1.4 DMD Control and SubLVDS Signals
      5. 9.1.5 Layer Changes
      6. 9.1.6 Stubs
      7. 9.1.7 Terminations
      8. 9.1.8 Routing Vias
      9. 9.1.9 Thermal Considerations
    2. 9.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Device Support
      1. 10.1.1 Third-Party Products Disclaimer
      2. 10.1.2 Device Nomenclature
        1. 10.1.2.1 Device Markings DLPC343x
        2. 10.1.2.2 Device Markings DLPC342x
        3. 10.1.2.3 Video Timing Parameter Definitions
    2. 10.2 Documentation Support
      1. 10.2.1 Related Documentation
    3. 10.3 Related Links
    4. 10.4 Receiving Notification of Documentation Updates
    5. 10.5 Support Resources
    6. 10.6 Trademarks
    7. 10.7 Electrostatic Discharge Caution
    8. 10.8 Glossary
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information
    1. 12.1 Package Option Addendum
      1. 12.1.1 Packaging Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Pin Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)
PARAMETER(3)TEST CONDITIONS(4)MINTYPMAXUNIT
VIHHigh-level input threshold voltageI2C buffer (I/O type 7)0.7 × VCC_INTFSee  (1)V
I/O type 1, 2, 3, 6, 8 except pins noted in (2)VCC18 = 1.8V1.173.6
I/O type 1, 6 for pins noted in (2)VCC18 = 1.8V1.33.6
I/O type 5, 9, 11VCC_INTF = 1.8V1.173.6
I/O type 12, 13VCC_FLSH = 1.8V1.173.6
I/O type 5, 9, 11VCC_INTF = 2.5V1.73.6
I/O type 12, 13VCC_FLSH = 2.5V1.73.6
I/O type 5, 9, 11VCC_INTF = 3.3V2.03.6
I/O type 12, 13VCC_FLSH = 3.3V2.03.6
VILLow-level input threshold voltageI2C buffer (I/O type 7)–0.50.3 × VCC_INTFV
I/O type 1, 2, 3, 6, 8 except pins noted in (2)VCC18 = 1.8V–0.30.63
I/O type 1, 6 for pins noted in (2)VCC18 = 1.8V–0.30.5
I/O type 5, 9, 11VCC_INTF = 1.8V–0.30.63
I/O type 12, 13VCC_FLSH = 1.8V–0.30.63
I/O type 5, 9, 11VCC_INTF = 2.5V–0.30.7
I/O type 12, 13VCC_FLSH = 2.5V–0.30.7
I/O type 5, 9, 11VCC_INTF = 3.3V–0.30.8
I/O type 12, 13VCC_FLSH = 3.3V–0.30.8
VOHHigh-level output voltageI/O type 1, 2, 3, 6, 8VCC18 = 1.8V1.35V
I/O type 5, 9, 11VCC_INTF = 1.8V1.35
I/O type 12, 13VCC_FLSH = 1.8V1.35
I/O type 5, 9, 11VCC_INTF = 2.5V1.7
I/O type 12, 13VCC_FLSH = 2.5V1.7
I/O type 5, 9, 11VCC_INTF = 3.3V2.4
I/O type 12, 13VCC_FLSH = 3.3V2.4
VOLLow-level output voltageI2C buffer (I/O type 7)VCC_INTF > 2V0.4V
I2C buffer (I/O type 7)VCC_INTF < 2V0.2 × VCC_INTF
I/O type 1, 2, 3, 6, 8VCC18 = 1.8V0.45
I/O type 5, 9, 11VCC_INTF = 1.8V0.45
I/O type 12, 13VCC_FLSH = 1.8V0.45
I/O type 5, 9, 11VCC_INTF = 2.5V0.7
I/O type 12, 13VCC_FLSH = 2.5V0.7
I/O type 5, 9, 11VCC_INTF = 3.3V0.4
I/O type 12, 13VCC_FLSH = 3.3V0.4
over operating free-air temperature range (unless otherwise noted)
PARAMETER(3)TEST CONDITIONS(4)MINTYPMAXUNIT
IOHHigh-level output current(5)I/O type 2, 4VCC18 = 1.8V2mA
I/O type 5VCC_INTF = 1.8V2
I/O type 1VCC18 = 1.8V3.5
I/O type 9VCC_INTF = 1.8V3.5
I/O type 13VCC_FLSH = 1.8V3.5
I/O type 3VCC18 = 1.8V10.6
I/O type 5VCC_INTF = 2.5V5.4
I/O type 9, 13VCC_INTF = 2.5V10.8
I/O type 13VCC_FLSH = 2.5V10.8
I/O type 5VCC_INTF = 3.3V7.8
I/O type 9VCC_INTF = 3.3V15
I/O type 13VCC_FLSH = 3.3V15
IOLLow-level output current(6)I2C buffer (I/O type 7)3mA
I/O type 2, 4VCC18 = 1.8V2.3
I/O type 5VCC_INTF = 1.8V2.3
I/O type 1VCC18 = 1.8V4.6
I/O type 9VCC_INTF = 1.8V4.6
I/O type 13VCC_FLSH = 1.8V4.6
I/O type 3VCC18 = 1.8V13.9
I/O type 5VCC_INTF = 2.5V5.2
I/O type 9VCC_INTF = 2.5V10.4
I/O type 13VCC_FLSH = 2.5V10.4
I/O type 5VCC_INTF = 3.3V4.4
I/O type 9VCC_INTF = 3.3V8.9
I/O type 13VCC_FLSH = 3.3V8.9
over operating free-air temperature range (unless otherwise noted)
PARAMETER(3)TEST CONDITIONS(4)MINTYPMAXUNIT
IOZHigh-impedance leakage currentI2C buffer (I/O type 7)VI2C buffer < 0.1 × VCC_INTF or
VI2C buffer > 0.9 × VCC_INTF
–1010µA
I/O type 1, 2, 3, 6, 8VCC18 = 1.8V–1010
I/O type 5, 9, 11VCC_INTF = 1.8V–1010
I/O type 12, 13VCC_FLSH = 1.8V–1010
I/O type 5, 9, 11VCC_INTF = 2.5V–1010
I/O type 12, 13VCC_FLSH = 2.5V–1010
I/O type 5, 9, 11VCC_INTF = 3.3V–1010
I/O type 12, 13VCC_FLSH = 3.3V–1010
CIInput capacitance (including package)I2C buffer (I/O type 7)5pF
I/O type 1, 2, 3, 6, 8VCC18 = 1.8V2.63.5
I/O type 5, 9, 11VCC_INTF = 1.8V2.63.5
I/O type 12, 13VCC_FLSH = 1.8V2.63.5
I/O type 5, 9, 11VCC_INTF = 2.5V2.63.5
I/O type 12, 13VCC_FLSH = 2.5V2.63.5
I/O type 5, 9, 11VCC_INTF = 3.3V2.63.5
I/O type 12, 13VCC_FLSH = 3.3V2.63.5
SubLVDS – DMD high speed (I/O type 4)VCC18 = 1.8V3
I/O is high voltage tolerant; that is, if VCC_INTF = 1.8V, the input is 3.3V tolerant, and if VCC_INTF = 3.3V, the input is 5V tolerant.
Controller pins CMP_OUT, PARKZ, RESETZ, and GPIO_00 through GPIO_19 have slightly varied VIH and VIL ranges from other 1.8V I/O.
The I/O type refers to the type defined in Table 4-3.
Test conditions that define a value for VCC18, VCC_INTF, or VCC_FLSH show the nominal voltage that the specified I/O's supply reference is set to.
At a high-level output signal, the given I/O will be able to output at least the minimum current specified.
At a low-level output signal, the given I/O will be able to sink at least the minimum current specified.