DLPS253B September 2024 – August 2025 DLPC8445 , DLPC8455
PRODUCTION DATA
| PARAMETER(1) | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| fclock | Source clock frequency | 1 lane to 8 lanes | 20 | 600 | MHz |
| flink-clk | Link clock frequency per lane | 8 lanes | 43 | 75 | MHz |
| 4 lanes | 43 | 85 | MHz | ||
| 2 lanes | 43 | 85 | MHz | ||
| 1 lane | 43 | 85 | MHz | ||
| flink | Link transfer rate | 3-Byte Mode | 2 | 2.55 | Gbps |
| 4 Byte Mode | 2 | 3 | Gbps | ||
| 5 Byte Mode | 2 | 3 | Gbps | ||
| tRBIT | Unit Interval | 3-Byte Mode | 392 | 500 | ps |
| 4 Byte Mode | 294 | 500 | ps | ||
| 5 Byte Mode | 294 | 500 | ps | ||
| tA | Jitter Margin(2) | 0.25 | UI | ||
| tB | Rise / Fall Time(2) | 0.05 | UI | ||
| tEYE | Differential Data Eye(2) | Differential Data Eye(2) | 0.5 | UI | |
| tskew_intra | Allowable Intrapair skew | Allowable Intrapair skew | 0.3 | 5 | UI |
| tskew_inter | Allowable Interpair Skew | Allowable Interpair Skew | 5 | UI | |
| Tj | Total jitter | 0.5 | UI | ||
| Rj | Random jitter | 1012 UI | 0.2 | UI | |
| Dj_ISI | Deterministic jitter (ISI) | 0.2 | UI | ||
| Sj | Sinusoidal jitter | 0.1 | UI | ||