SLOS893D September 2014 – August 2025 DRV2624
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The NRST pin of the DRV2624 device gates the power-up of the device. When NRST is asserted (logic low), all internal blocks of the device (including I2C controller) are off to achieve ultra low power.
When the NRST pin is deaserted (logic high), the DRV2624 device powers-up, loads all the default conditions and goes into standby state to preserve power.
Asserting the NRST pin has an immediate effect. Any process being executed is aborted immediately and the device goes into shutdown state.
The DRV2624 device allows for the NRST to be permanently tied directly to VDD, in which case the shutdown state is bypassed.