SLVSG23C December 2021 – August 2022 DRV8243-Q1
PRODUCTION DATA
Figure 6-4
DRV8243S
-Q1 SPI variant in VQFN-HR (14)
package| PIN | TYPE (1) | DESCRIPTION | |
|---|---|---|---|
| NO. | NAME | ||
| 1 | nFAULT | OD | Fault indication to the controller. For details, refer to nFAULT in the Device Configuration section. |
| 2 | IPROPI | O | Driver load current analog feedback. For details, refer to IPROPI in the Device Configuration section. |
| 3 | nSLEEP | I | Controller input pin for SLEEP. For details, see the Bridge Control section. Also VIO logic level for SDO. |
| 4 | VM | P | Power supply. This pin is the motor supply voltage. Bypass this pin to GND with a 0.1-µF ceramic capacitor and a bulk capacitor. |
| 5 | OUT2 | P | Half-bridge output 2. Connect this pin to the motor or load. |
| 6 | GND | G | Ground pin |
| 7 | OUT1 | P | Half-bridge output 1. Connect this pin to the motor or load. |
| 8 | DRVOFF | I | Controller input pin for bridge Hi-Z. For details, see the Bridge Control section. |
| 9 | EN/IN1 | I | Controller input pin for bridge operation. For details, see the Bridge Control section. |
| 10 | PH/IN2 | I | Controller input pin for bridge operation. For details, see the Bridge Control section. |
| 11 | nSCS | I | SPI - Chip Select. An active low on this pin enables the serial interface communication. |
| 12 | SCLK | I | SPI - Serial Clock input. |
| 13 | SDI | I | SPI - Serial Data Input. Data is captured at the falling edge of SCLK. |
| 14 | SDO | PP | SPI - Serial Data Output. Data is updated at the rising edge of SCLK. |