SLVSGX4B June 2022 – December 2024 DRV8329
PRODUCTION DATA
Figure 8-8 Device Powerup with PVDD
Figure 8-9 Device Powerup with nSLEEP
Figure 8-10 GVDD voltage threshold (PVDD = 4.5 V)
Figure 8-11 GVDD voltage threshold (PVDD = 20V)
Figure 8-12 AVDD powerup
Figure 8-13 DRVOFF operation
Figure 8-14 Driver operation at 100% duty cycle
Figure 8-15 Driver PWM operation, 20 kHz, 50% duty cycle, zoomed
Figure 8-16 Driver dead time of 100 ns (DT = 10 kΩ to GND)
Figure 8-17 Driver dead time of 2000 ns (DT = 390 kΩ to GND)
Figure 8-18 Current sense amplifier operation (GAIN = 40 V/V)