SPRSP93B November 2024 – September 2025 F29H850TU , F29H859TU-Q1
ADVMIX
Refer to the PDF data sheet for device specific package drawings
| NO. | PARAMETER(1) (2) | (BRR + 1) CONDITION(3) | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| General | ||||||
| 1 | tc(SPC)M | Cycle time, SPICLK | Even | 4tc(SYSCLK) | 128tc(SYSCLK) | ns |
| Odd | 5tc(SYSCLK) | 127tc(SYSCLK) | ||||
| 2 | tw(SPCH)M | Pulse duration, SPICLK, first pulse | Even | 0.5tc(SPC)M – 1 | 0.5tc(SPC)M + 1 | ns |
| Odd | 0.5tc(SPC)M – 0.5tc(SYSCLK) – 1 | 0.5tc(SPC)M – 0.5tc(SYSCLK) + 1 | ||||
| 3 | tw(SPC2)M | Pulse duration, SPICLK, second pulse | Even | 0.5tc(SPC)M – 1 | 0.5tc(SPC)M + 1 | ns |
| Odd | 0.5tc(SPC)M + 0.5tc(SYSCLK) – 1 | 0.5tc(SPC)M + 0.5tc(SYSCLK) + 1 | ||||
| 23 | td(SPC)M | Delay time, SPIPTE valid to SPICLK | Even, Odd | 2tc(SPC)M – 3tc(SYSCLK) – 3 | 2tc(SPC)M – 3tc(SYSCLK) + 3 | ns |
| 24 | tv(PTE)M | Valid time, SPICLK to SPIPTE invalid | Even | – 3 | +3 | ns |
| Odd | – 3 | +3 | ||||
| High-Speed Mode | ||||||
| 4 | td(PICO)M | Delay time, SPIPICO valid to SPICLK | Even | 0.5tc(SPC)M – 1 | ns | |
| Odd | 0.5tc(SPC)M + 0.5tc(SYSCLK) – 1 | |||||
| 5 | tv(PICO)M | Valid time, SPIPICO valid after SPICLK | Even | 0.5tc(SPC)M – 1 | ns | |
| Odd | 0.5tc(SPC)M – 0.5tc(SYSCLK) – 1 | |||||
| Normal Mode | ||||||
| 4 | td(PICO)M | Delay time, SPIPICO valid to SPICLK | Even | 0.5tc(SPC)M – 5 | ns | |
| Odd | 0.5tc(SPC)M + 0.5tc(SYSCLK) – 5 | |||||
| 5 | tv(PICO)M | Valid time, SPIPICO valid after SPICLK | Even | 0.5tc(SPC)M – 3 | ns | |
| Odd | 0.5tc(SPC)M – 0.5tc(SYSCLK) – 3 | |||||