SPRSP93B November 2024 – September 2025 F29H850TU , F29H859TU-Q1
ADVMIX
Refer to the PDF data sheet for device specific package drawings
| MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|
| f(SYSCLK) | Frequency, device (system) clock | 2 | 200 | MHz | |
| tc(SYSCLK) | Period, device (system) clock | 5 | 500 | ns | |
| f(INTCLK) | Frequency, system PLL going into VCO (after REFDIV)(1) | 10 | 25 | MHz | |
| f(VCOCLK) | Frequency, system PLL VCO (before ODIV) | 220 | 600 | MHz | |
| f(PLLRAWCLK) | Frequency, system PLL output (before SYSCLK divider) | 6 | 400 | MHz | |
| f(PLL) | Frequency, PLLSYSCLK | 2 | 200 | MHz | |
| f(PLL_LIMP) | Frequency, PLL Limp Frequency (2) | 45/(ODIV+1) | MHz | ||
| f(OSCCLK) | Frequency, OSCCLK (INTOSC1 or INTOSC2 or XTAL or X1) | See respective clock | MHz | ||
| f(AUXOSCCLK) | Frequency, auxiliary OSCCLK (INTOSC1 or INTOSC2 or XTAL or X1 or AUXCLKIN) | See respective clock | MHz | ||
| f(EPWM) | Frequency, EPWMCLK | 200 | MHz | ||
| f(HRPWM) | Frequency, HRPWMCLK | 60 | 200 | MHz | |