SWRS323B April 2024 – August 2025 IWRL6432AOP
PRODUCTION DATA
Figure 7-19 RDIF Timing Requirements|
No. |
PARAMETER | DESCRIPTION |
MODE |
MIN | MAX | UNIT |
|---|---|---|---|---|---|---|
|
SM1 |
Tb (RDIF_D[x]) |
Bit Interval, RDIF_d[x] |
Internal Clock |
9.6 |
ns |
|
|
SM2 |
Tvb (RDIF_D[x] - RDIF_CLK) |
Data valid time, RDIF_d[x] and RDIF_frm_clk valid before RDIF_clk active edge |
Internal Clock |
4.8 |
ns |
|
|
SM3 |
Tva (RDIF_CLK - RDIF_D[x]) |
Data valid time, RDIF_d[x] valid after RDIF_clk active edge |
Internal Clock |
4.8 |
ns |
|
|
SM4 |
Cb | Capacitive load for each bus line |
3 |
15 |
pF |