SNOSB48E October   2011  – August 2015 LM3242

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 System Characteristics
    7. 6.7 Timing Requirements
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Circuit Operation
      2. 7.3.2 Internal Synchronous Rectification
      3. 7.3.3 Current Limiting
      4. 7.3.4 Dynamically Adjustable Output Voltage
      5. 7.3.5 Thermal Overload Protection
      6. 7.3.6 Soft Start
    4. 7.4 Device Functional Modes
      1. 7.4.1 PWM Mode Operation
      2. 7.4.2 Bypass Mode Operation
      3. 7.4.3 ECO Mode Operation
      4. 7.4.4 Sleep Mode Operation
      5. 7.4.5 Shutdown Mode
  8. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Setting The Output Voltage
      2. 8.1.2 FB
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Inductor Selection
          1. 8.2.2.1.1 Method 1
          2. 8.2.2.1.2 Method 2
        2. 8.2.2.2 Capacitor Selection
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
      1. 10.1.1 PCB Considerations
        1. 10.1.1.1 Energy Efficiency
        2. 10.1.1.2 EMI
      2. 10.1.2 Manufacturing Considerations
      3. 10.1.3 LM3242 Evaluation Board
        1. 10.1.3.1 Component Placement
    2. 10.2 Layout Examples
    3. 10.3 DSBGA Package Assembly and Use
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Third-Party Products Disclaimer
    2. 11.2 Documentation Support
      1. 11.2.1 Related Documentation
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

10 Layout

10.1 Layout Guidelines

PC board layout is critical to successfully designing a DC-DC converter into a product. As much as a 20-dB improvement in RX noise floor can be achieved by carefully following recommended layout practices. A properly planned board layout optimizes the performance of a DC-DC converter and minimizes effects on surrounding circuitry while also addressing manufacturing issues that can have adverse impacts on board quality and final product yield.

10.1.1 PCB Considerations

Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. Erroneous signals could be sent to the DC-DC converter device, resulting in poor regulation or instability. Poor layout can also result in re-flow problems leading to poor solder joints between the DSBGA package and board pads. Poor solder joints can result in erratic or degraded performance of the converter.

10.1.1.1 Energy Efficiency

Minimize resistive losses by using wide traces between the power components and doubling up traces on multiple layers when possible.

10.1.1.2 EMI

By its very nature, any switching converter generates electrical noise, and the circuit board designer’s challenge is to minimize, contain, or attenuate such switcher-generated noise. A high-frequency switching converter, such as the LM3242, switches Ampere level currents within nanoseconds, and the traces interconnecting the associated components can act as radiating antennas. The following guidelines are offered to help to ensure that EMI is maintained within tolerable levels.

To minimize radiated noise:

  • Place the LM3242 switcher, its input capacitor, and output filter inductor and capacitor close together, and make the interconnecting traces as short as possible.
  • Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor, through the internal PFET of the LM3242 and the inductor, to the output filter capacitor, then back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground, through the internal synchronous NFET of the LM3242 by the inductor, to the output filter capacitor and then back through ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
  • Make the current loop area(s) as small as possible.

To minimize ground-plane noise:

  • Reduce the amount of switching current that circulates through the ground plane: Connect the ground bumps of the LM3242 and its input filter capacitor together using generous component-side copper fill as a pseudo-ground plane. Then connect this copper fill to the system ground-plane (if one is used) with multiple vias. These multiple vias help to minimize ground bounce at the LM3242 by giving it a low-impedance ground connection.

To minimize coupling to the DC-DC converter’s own voltage feedback trace:

  • Route noise sensitive traces, such as the voltage feedback path, as directly as possible from the switcher FB pad to the VOUT pad of the output capacitor, but keep it away from noisy traces between the power components.

To decouple common power supply lines, series impedances may be used to strategically isolate circuits:

  • Take advantage of the inherent inductance of circuit traces to reduce coupling among function blocks, by way of the power supply traces.
  • Use star connection for separately routing VBATT to PVIN and VBATT_PA.
  • Inserting a single ferrite bead in-line with a power supply trace may offer a favorable tradeoff in terms of board area, by allowing the use of fewer bypass capacitors.

10.1.2 Manufacturing Considerations

The LM3242 package employs a 9-pin (3 mm × 3 mm) array of 250 micron solder balls, with a 0.4-mm pad pitch. A few simple design rules go a long way to ensuring a good layout.

  • Pad size must be 0.225 ± 0.02 mm. Solder mask opening must be 0.325 ± 0.02 mm.
  • As a thermal relief, connect to each pad with 7 mil wide, 7 mil long traces, and incrementally increase each trace to its optimal width. Symmetry is important to ensure the solder bumps re-flow evenly (refer to TI Application Note AN-1112 DSBGA Wafer Level Chip Scale Package (SNVA009).

10.1.3 LM3242 Evaluation Board

The following figures are drawn from a 4-layer board design, with notes added to highlight specific details of the DC-DC switching converter section.

LM3242 30122255.png Figure 31. Simplified LM3242 RF Evaluation Board Schematic
  1. Bulk Input Capacitor C2 must be placed closer to LM3242 than C1.
  2. Add a 1nF (C1) on input of LM3242 for high frequency filtering.
  3. Bulk Output Capacitor C3 must be placed closer to LM3242 than C4.
  4. Add a 1nF (C4) on output of LM3242 for high frequency filtering.
  5. Connect both GND terminals of C1 and C4 directly to System GND layer of phone board.
  6. Connect bumps SGND (A2), NC (B2), BPEN (C1) directly to System GND.
  7. Use 0402 caps for both C2 and C3 due to better high frequency filtering characteristics over 0603 capacitors.
  8. TI has seen some improvement in high frequency filtering for small bypass caps (C1 and C4) when they are connected to System GND instead of same ground as PGND. These capacitors must be 01005 case size for minimum footprint and best high frequency characteristics.
LM3242 30122250.png Figure 32. LM3242 Recommended Parts Placement (Top View)

10.1.3.1 Component Placement

  • PVIN
    1. Use a star connection from PVIN to LM3242 and PVIN to PA VBATT connection (VCC1). Do not daisy-chain PVIN connection to LM3242 circuit and then to PA device PVIN connection.
  • TOP LAYER
    1. Place a via in LM3242 SGND(A2), BPEN(C1) pads to drop and connect directly to System GND Layer 4.
    2. Place two vias at LM3242 SW solder bump to drop VSW trace to Layer 3.
    3. Connect C2 and C3 capacitor GND pads to PGND bump on LM3242 using a star connection. Place vias in C2 and C3 GND pads that connect directly to System GND Layer 4.
    4. Add 01005/0201 capacitor footprints (C1, C4) to input/output of LM3242 for improved high frequency filtering. C1 and C4 GND pads connect directly to System GND Layer 4.
    5. Place three vias at L1 inductor pad to bring up VSW trace from Layer 3 to top Layer.
  • LAYER 2
    1. Make FB trace at least 10 mils (0.254 mm) wide.
    2. Isolate FB trace away from noisy nodes and connect directly to C3 output capacitor. Place a via in LM3242 SGND(A2), BPEN(C1) pads to drop and connect directly to System GND Layer 4.
  • LAYER 3
    1. Make VSW trace at least 15 mils (0.381 mm) wide.
  • LAYER 4 (System GND
    1. Connect C2 and C3 PGND vias to this layer.
    2. Connect C1 and C4 GND vias to this layer.
    3. Connect LM3242 SGND(A2), BPEN(C1), NC(B2) pad vias to this layer.

10.2 Layout Examples

LM3242 30122251.png Figure 33. Board Layer 1 – PVIN and PGND Routing
LM3242 30122252.png Figure 34. Board Layer 2 – FB and PVIN Routing
LM3242 30122253.png Figure 35. Board Layer 3 – SW, VCON and EN Routing
LM3242 30122254.png Figure 36. Board Layer 4 – System GND Plane

10.3 DSBGA Package Assembly and Use

Use of the DSBGA package requires specialized board layout, precision mounting and careful re-flow techniques, as detailed in Texas Instruments Application Note 1112. Refer to the section Surface Mount Assembly Considerations. For best results in assembly, alignment ordinals on the PC board must be used to facilitate placement of the device. The pad style used with DSBGA package must be the NSMD (non-solder mask defined) type. This means that the solder-mask opening is larger than the pad size. This prevents a lip that otherwise forms if the solder-mask and pad overlap, from holding the device off the surface of the board and interfering with mounting. See SNVA009 for specific instructions how to do this.

The 9-bump package used for LM3242 has 250-micron solder balls and requires 0.225-mm pads for mounting on the circuit board. The trace to each pad must enter the pad with a 90°angle to prevent debris from being caught in deep corners. Initially, the trace to each pad must be 7 mil wide, for a section approximately 7 mil long, as a thermal relief. Then each trace must neck up or down to its optimal width. The important criterion is symmetry. This ensures the solder bumps on the LM3242 re-flow evenly and that the device solders level to the board. In particular, special attention must be paid to the pads for bumps A3 and C3. Because VIN and GND are typically connected to large copper planes, inadequate thermal reliefs can result in late or inadequate re-flow of these bumps.

The DSBGA package is optimized for the smallest possible size in applications with red or infrared opaque cases. Because the DSBGA package lacks the plastic encapsulation characteristic of larger devices, it is vulnerable to light. Backside metallization and/or epoxy coating, along with front-side shading by the printed circuit board, reduce this sensitivity. However, the package has exposed die edges. In particular, DSBGA devices are sensitive to light, in the red and infrared range, shining on the package’s exposed die edges.

Adding a 10-nF capacitor between VCON and ground is recommended for non-standard ESD events or environments and manufacturing processes. It prevents unexpected output voltage drift.