SNAS688C Februray 2017 – May 2018 LMK04832
PRODUCTION DATA.
| PIN | I/O | TYPE | DESCRIPTION(1) | |
|---|---|---|---|---|
| NO. | NAME | |||
| 1 | CLKout0 | O | Programmable | Clock output 0. For JESD204B systems suggest Device Clock.
Programmable formats: CML, LVPECL, LCPECL, or LVDS. |
| 2 | CLKout0* | |||
| 3 | CLKout1 | O | Programmable | Clock output 1. For JESD204B systems suggest SYSREF Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 4 | CLKout1* | |||
| 5 | RESET/GPO | I | CMOS | Device reset input or GPO |
| 6 | SYNC/SYSREF_REQ | I | CMOS | Synchronization input or SYSREF_REQ for requesting continuous SYSREF. |
| 7 | NC | — | — | Do not connect. |
| 8 | ||||
| 9 | ||||
| 10 | Vcc1_VCO | PWR | Power supply for VCO and clock distribution. | |
| 11 | LDObyp1 | ANLG | LDO Bypass, bypassed to ground with 10-µF capacitor. | |
| 12 | LDObyp2 | ANLG | LDO Bypass, bypassed to ground with a 0.1-µF capacitor. | |
| 13 | CLKout3 | O | Programmable | Clock output 3. For JESD204B systems suggest SYSREF Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 14 | CLKout3* | |||
| 15 | CLKout2 | O | Programmable | Clock output 2. For JESD204B systems suggest Device Clock.
Programmable formats: CML, LVPECL, LCPECL, or LVDS. |
| 16 | CLKout2* | |||
| 17 | Vcc2_CG1 | PWR | Power supply for clock outputs 2 and 3. | |
| 18 | CS* | I | CMOS | Chip Select |
| 19 | SCK | I | CMOS | SPI Clock |
| 20 | SDIO | I/O | CMOS | SPI Data |
| 21 | Vcc3_SYSREF | PWR | Power supply for SYSREF divider and SYNC. | |
| 22 | CLKout5 | O | Programmable | Clock output 5. For JESD204B systems suggest SYSREF Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 23 | CLKout5* | |||
| 24 | CLKout4 | O | Programmable | Clock output 4. For JESD204B systems suggest Device Clock.
Programmable formats: CML, LVPECL, LCPECL, or LVDS. |
| 25 | CLKout4* | |||
| 26 | Vcc4_CG2 | PWR | Power supply for clock outputs 4, 5, 6 and 7. | |
| 27 | CLKout6 | O | Programmable | Clock output 6. For JESD204B systems suggest Device Clock.
Programmable formats: CML, LVPECL, LCPECL, or LVDS. |
| 28 | CLKout6* | |||
| 29 | CLKout7 | O | Programmable | Clock output 7. For JESD204B systems suggest SYSREF Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 30 | CLKout7* | |||
| 31 | Status_LD1 | I/O | Programmable | Programmable status pin. |
| 32 | CPout1 | O | ANLG | Charge pump 1 output. |
| 33 | Vcc5_DIG | PWR | Power supply for the digital circuitry. | |
| 34 | CLKin1 | I | ANLG | Reference Clock Input Port 1 for PLL1. |
| FBCLKin | Feedback input for external clock feedback input (0–delay mode). | |||
| Fin1 | External VCO Input or clock distribution input. | |||
| 35 | CLKin1* | I | ANLG | Reference Clock Input Port 1 for PLL1. |
| FBCLKin* | Feedback input for external clock feedback input (0–delay mode). | |||
| Fin1* | External VCO Input or clock distribution input. | |||
| 36 | Vcc6_PLL1 | PWR | Power supply for PLL1, charge pump 1, holdover DAC | |
| 37 | CLKin0 | I | ANLG | Reference Clock Input Port 0 for PLL1. |
| 38 | CLKin0* | |||
| 39 | Vcc7_OSCout | PWR | Power supply for OSCout port. | |
| 40 | OSCout | I/O | Programmable | Buffered output of OSCin port. |
| CLKin2 | Reference Clock Input Port 2 for PLL1. | |||
| 41 | OSCout* | I/O | Programmable | Buffered output of OSCin port. |
| CLKin2* | Reference Clock Input Port 2 for PLL1. | |||
| 42 | Vcc8_OSCin | PWR | Power supply for OSCin | |
| 43 | OSCin | I | ANLG | Feedback to PLL1 and reference input to PLL2. AC-coupled. |
| 44 | OSCin* | |||
| 45 | Vcc9_CP2 | PWR | Power supply for PLL2 Charge Pump. | |
| 46 | CPout2 | O | ANLG | Charge pump 2 output. |
| 47 | Vcc10_PLL2 | PWR | Power supply for PLL2. | |
| 48 | Status_LD2 | I/O | Programmable | Programmable status pin. |
| 49 | CLKout9 | O | Programmable | Clock output 9. For JESD204B systems suggest SYSREF Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 50 | CLKout9* | |||
| 51 | CLKout8 | O | Programmable | Clock output 8. For JESD204B systems suggest Device Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 52 | CLKout8* | |||
| 53 | Vcc11_CG3 | PWR | Power supply for clock outputs 8, 9, 10, and 11. | |
| 54 | CLKout10 | O | Programmable | Clock output 10. For JESD204B systems suggest Device Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 55 | CLKout10* | |||
| 56 | CLKout11 | O | Programmable | Clock output 11. For JESD204B systems suggest SYSREF Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 57 | CLKout11* | |||
| 58 | CLKin_SEL0 | I/O | Programmable | Programmable status pin. |
| 59 | CLKin_SEL1 | I/O | Programmable | Programmable status pin. |
| 60 | CLKout13 | O | Programmable | Clock output 13. For JESD204B systems suggest SYSREF Clock.
Programmable formats: CML, LVPECL, LCPECL, LVDS, or 2xLVCMOS. |
| 61 | CLKout13* | |||
| 62 | CLKout12 | O | Programmable | Clock output 12. For JESD204B systems suggest Device Clock.
Programmable formats: CML, LVPECL, LCPECL, or LVDS. |
| 63 | CLKout12* | |||
| 64 | Vcc12_CG0 | PWR | Power supply for clock outputs 0, 1, 12, and 13. | |
| DAP | DAP | GND | DIE ATTACH PAD, connect to GND. | |