SNAS834 November 2024 LMK5C22212A
ADVANCE INFORMATION
Each APLL VCO post-divider supports an independently programmable divider.
APLL1 (BAW APLL) has one VCO post-divider paired with an optional divide by 2. The VCO1 post-divider is comprised of a programmable divide by 8 followed by an optional divide by 2. The APLL1 post-divider clock div8 (÷2 to ÷8) or div8 and div2 (÷10, ÷12,÷14, ÷16) can be distributed to all 4 output banks in LMK5C22212A. If the system use case requires sourcing multiple frequencies from APLL1 that can not be supported from a single post-divider value, then bypass the VCO1 post-divider by setting VCO1 post-divider = 1 and program the individual channel dividers to obtain the desired output frequencies.
APLL2 (conventional APLL) has one VCO post-divider clock (P1: ÷2 to ÷13) available for distribution to all outputs.