SNAS674C September 2015 – May 2025 LMK61E2
PRODUCTION DATA
The PLL in LMK61E2 is comprised of LC VCO that is designed using high-Q monolithic inductors to oscillate between 4.6GHz and 5.6GHz and has low-phase noise characteristics. The VCO must be calibrated to verify that the clock outputs deliver optimal phase noise performance. Fundamentally, a VCO calibration establishes an optimal operating point within the tuning range of the VCO. Setting R72.1 to 1 causes a VCO recalibration and is necessary after device reconfiguration. VCO calibration automatically occurs on device power up.