SNVSBK2
September 2019
LP8733
PRODUCTION DATA.
1
Features
Simplified Schematic
2
Applications
3
Description
DC/DC Efficiency vs Output Current
4
Revision History
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
I2C Serial Bus Timing Parameters
6.7
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
DC/DC Converters
7.3.1.1
Overview
7.3.1.2
Dual-Phase Operation and Phase-Adding/Shedding
7.3.1.3
Transition Between PWM and PFM Modes
7.3.1.4
Dual-Phase Switcher Configurations
7.3.1.5
Buck Converter Load Current Measurement
7.3.1.6
Spread-Spectrum Mode
7.3.2
Sync Clock Functionality
7.3.3
Low-Dropout Linear Regulators (LDOs)
7.3.4
Power-Up
7.3.5
Regulator Control
7.3.5.1
Enabling and Disabling Regulators
7.3.5.2
Changing Output Voltage
7.3.6
Enable and Disable Sequences
7.3.7
Device Reset Scenarios
7.3.8
Diagnosis and Protection Features
7.3.8.1
Power-Good Information (PGOOD pin)
7.3.8.1.1
PGOOD Pin Gated Mode
7.3.8.1.2
PGOOD Pin Continuous Mode
7.3.8.2
Warnings for Diagnosis (Interrupt)
7.3.8.2.1
Output Power Limit
7.3.8.2.2
Thermal Warning
7.3.8.3
Protection (Regulator Disable)
7.3.8.3.1
Short-Circuit and Overload Protection
7.3.8.3.2
Overvoltage Protection
7.3.8.3.3
Thermal Shutdown
7.3.8.4
Fault (Power Down)
7.3.8.4.1
Undervoltage Lockout
7.3.9
Operation of the GPO Signals
7.3.10
Digital Signal Filtering
7.4
Device Functional Modes
7.4.1
Modes of Operation
7.5
Programming
7.5.1
I2C-Compatible Interface
7.5.1.1
Data Validity
7.5.1.2
Start and Stop Conditions
7.5.1.3
Transferring Data
7.5.1.4
I2C-Compatible Chip Address
7.5.1.5
Auto-Increment Feature
7.6
Register Maps
7.6.1
Register Descriptions
7.6.1.1
DEV_REV
Table 8.
DEV_REV Register Field Descriptions
7.6.1.2
OTP_REV
Table 9.
OTP_REV Register Field Descriptions
7.6.1.3
BUCK0_CTRL_1
Table 10.
BUCK0_CTRL_1 Register Field Descriptions
7.6.1.4
BUCK0_CTRL_2
Table 11.
BUCK0_CTRL_2 Register Field Descriptions
7.6.1.5
BUCK1_CTRL_1
Table 12.
BUCK1_CTRL_1 Register Field Descriptions
7.6.1.6
BUCK1_CTRL_2
Table 13.
BUCK1_CTRL_2 Register Field Descriptions
7.6.1.7
BUCK0_VOUT
Table 14.
BUCK0_VOUT Register Field Descriptions
7.6.1.8
BUCK1_VOUT
Table 15.
BUCK1_VOUT Register Field Descriptions
7.6.1.9
LDO0_CTRL
Table 16.
LDO0_CTRL Register Field Descriptions
7.6.1.10
LDO1_CTRL
Table 17.
LDO1_CTRL Register Field Descriptions
7.6.1.11
LDO0_VOUT
Table 18.
LDO0_VOUT Register Field Descriptions
7.6.1.12
LDO1_VOUT
Table 19.
LDO1_VOUT Register Field Descriptions
7.6.1.13
BUCK0_DELAY
Table 20.
BUCK0_DELAY Register Field Descriptions
7.6.1.14
BUCK1_DELAY
Table 21.
BUCK1_DELAY Register Field Descriptions
7.6.1.15
LDO0_DELAY
Table 22.
LDO0_DELAY Register Field Descriptions
7.6.1.16
LDO1_DELAY
Table 23.
LDO1_DELAY Register Field Descriptions
7.6.1.17
GPO_DELAY
Table 24.
GPO_DELAY Register Field Descriptions
7.6.1.18
GPO2_DELAY
Table 25.
GPO2_DELAY Register Field Descriptions
7.6.1.19
GPO_CTRL
Table 26.
GPO_CTRL Register Field Descriptions
7.6.1.20
CONFIG
Table 27.
CONFIG Register Field Descriptions
7.6.1.21
PLL_CTRL
Table 28.
PLL_CTRL Register Field Descriptions
7.6.1.22
PGOOD_CTRL_1
Table 29.
PGOOD_CTRL_1 Register Field Descriptions
7.6.1.23
PGOOD_CTRL_2
Table 30.
PGOOD_CTRL_2 Register Field Descriptions
7.6.1.24
PG_FAULT
Table 31.
PG_FAULT Register Field Descriptions
7.6.1.25
RESET
Table 32.
RESET Register Field Descriptions
7.6.1.26
INT_TOP_1
Table 33.
INT_TOP_1 Register Field Descriptions
7.6.1.27
INT_TOP_2
Table 34.
INT_TOP_2 Register Field Descriptions
7.6.1.28
INT_BUCK
Table 35.
INT_BUCK Register Field Descriptions
7.6.1.29
INT_LDO
Table 36.
INT_LDO Register Field Descriptions
7.6.1.30
TOP_STAT
Table 37.
TOP_STAT Register Field Descriptions
7.6.1.31
BUCK_STAT
Table 38.
BUCK_STAT Register Field Descriptions
7.6.1.32
LDO_STAT
Table 39.
LDO_STAT Register Field Descriptions
7.6.1.33
TOP_MASK_1
Table 40.
TOP_MASK_1 Register Field Descriptions
7.6.1.34
TOP_MASK_2
Table 41.
TOP_MASK_2 Register Field Descriptions
7.6.1.35
BUCK_MASK
Table 42.
BUCK_MASK Register Field Descriptions
7.6.1.36
LDO_MASK
Table 43.
LDO_MASK Register Field Descriptions
7.6.1.37
SEL_I_LOAD
Table 44.
SEL_I_LOAD Register Field Descriptions
7.6.1.38
I_LOAD_2
Table 45.
I_LOAD_2 Register Field Descriptions
7.6.1.39
I_LOAD_1
Table 46.
I_LOAD_1 Register Field Descriptions
8
Application and Implementation
8.1
Application Information
8.2
Typical Applications
8.2.1
Design Requirements
8.2.1.1
Inductor Selection
8.2.1.2
Buck Input Capacitor Selection
8.2.1.3
Buck Output Capacitor Selection
8.2.1.4
LDO Input Capacitor Selection
8.2.1.5
LDO Output Capacitor Selection
8.2.1.6
Current Limit vs. Maximum Output Current
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
Device and Documentation Support
11.1
Device Support
11.1.1
Third-Party Products Disclaimer
11.2
Receiving Notification of Documentation Updates
11.3
Community Resources
11.4
Trademarks
11.5
Electrostatic Discharge Caution
11.6
Glossary
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RHD|28
MPQF133F
Thermal pad, mechanical data (Package|Pins)
RHD|28
QFND560A
Orderable Information
snvsbk2_oa
10
Layout