SLASE50A February 2015 – October 2018 MSP430F67621A , MSP430F67641A
PRODUCTION DATA.
Figure 6-6 shows the port diagram. Table 6-19 summarizes the selection of the pin functions.
Figure 6-6 Port P1 (P1.3 to P1.5) Diagram | PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(2) | ||
|---|---|---|---|---|---|
| P1DIR.x | P1SEL.x | P1MAPx | |||
| P1.3/PM_UCA0TXD/ PM_UCA0SIMO/R03 | 3 | P1.3 (I/O) | I: 0; O: 1 | 0 | X |
| UCA0TXD/UCA0SIMO | X | 1 | default | ||
| R03(1) | X | 1 | = 31 | ||
| P1.4/PM_UCA1RXD/ PM_UCA1SOMI/ LCDREF/R13 | 4 | P1.4 (I/O) | I: 0; O: 1 | 0 | X |
| UCA1RXD/UCA1SOMI | X | 1 | default | ||
| LCDREF/R13(1) | X | 1 | = 31 | ||
| P1.5/PM_UCA1TXD/ PM_UCA1SIMO/R23 | 5 | P1.5 (I/O) | I: 0; O: 1 | 0 | X |
| UCA1TXD/UCA1SIMO | X | 1 | default | ||
| R23(1) | X | 1 | = 31 | ||