SLASEF5B January 2019 – December 2021 MSP430FR5041 , MSP430FR5043 , MSP430FR50431 , MSP430FR6041 , MSP430FR6043 , MSP430FR60431
PRODUCTION DATA
Figure 9-18 shows the port diagram. Table 9-40 summarizes the selection of the pin function.
| PIN NAME (P5.x) | PN 80 | PM RGC 64 | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
|---|---|---|---|---|---|---|---|
| P5DIR.x | P5SEL1.x | P5SEL0.x | LCDSz | ||||
| P5.0/TB0.0/UCA2SIMO/ UCA2TXD/LCDS8 | 43 | 34 | P5.0 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TB0.CCI0B | 0 | 0 | 1 | 0 | |||
| TB0.0 | 1 | ||||||
| UCA2SIMO/UCA2TXD | X(2) | 1 | 0 | 0 | |||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (3) | X | X | X | 1 | |||
| P5.1/TB0.1/UCA2SOMI/ UCA2RXD/LCDS7 | 44 | 35 | P5.1 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| N/A | 0 | 0 | 1 | 0 | |||
| TB0.1 | 1 | ||||||
| UCA2SOMI/UCA2RXD | X(2) | 1 | 0 | 0 | |||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (3) | X | X | X | 1 | |||
| P5.2/TB0.2/UCA2CLK/ LCDS6 | 45 | 36 | P5.2 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| N/A | 0 | 0 | 1 | 0 | |||
| TB0.2 | 1 | ||||||
| UCA2CLK | X(2) | 1 | 0 | 0 | |||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (3) | X | X | X | 1 | |||
| P5.3/TB0.3/UCA2STE/ LCDS5 | 46 | 37 | P5.3 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TB0.CCI3A | 0 | 0 | 1 | 0 | |||
| TB0.3 | 1 | ||||||
| UCA2STE | X(2) | 1 | 0 | 0 | |||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (3) | X | X | X | 1 | |||
| P5.4/TA0.0/UCB1CLK/ TA4.0/LCDS4 | 47 | 38 | P5.4 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TA0.CCI0B | 0 | 0 | 1 | 0 | |||
| TA0.0 | 1 | ||||||
| UCB1CLK | X(4) | 1 | 0 | 0 | |||
| N/A | 0 | 1 | 1 | 0 | |||
| TA4.0 | 1 | ||||||
| Sz (3) | X | X | X | 1 | |||
| P5.5/TA4.1/UCB1SIMO/ UCB1SDA/LCDS3 | 48 | 39 | P5.5 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TA4.CCI1A | 0 | 0 | 1 | 0 | |||
| TA4.1 | 1 | ||||||
| UCB1SIMO/UCB1SDA | X(4) | 1 | 0 | 0 | |||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (3) | X | X | X | 1 | |||
| P5.6/TB0OUTH/ UCB1SOMI/UCB1SCL/ LCDS2 | 49 | 40 | P5.6 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TB0OUTH | 0 | 0 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| UCB1SOMI/UCB1SCL | X(4) | 1 | 0 | 0 | |||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (3) | X | X | X | 1 | |||
| P5.7/TA0.2/UCB1STE/ LCDS1 | 42 | -- | P5.7 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TA0.CCI2A | 0 | 0 | 1 | 0 | |||
| TA0.2 | 1 | ||||||
| UCB1STE | X(4) | 1 | 0 | 0 | |||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (3) | X | X | X | 1 | |||