SLASE54D March 2016 – January 2021 MSP430FR5962 , MSP430FR5964 , MSP430FR5992 , MSP430FR5994 , MSP430FR59941
PRODUCTION DATA
Figure 9-23 shows the port diagram. Table 9-38 summarizes the selection of the pin functions.
| PIN NAME (PJ.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | |||
|---|---|---|---|---|---|---|
| PJDIR.x | PJSEL1.x | PJSEL0.x | CEPDx (Cx) | |||
| PJ.0/TDO/TB0OUTH/ SMCLK/SRSCG1/C6 | 0 | PJ.0 (I/O)(2) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TDO(3) | X | X | X | 0 | ||
| TB0OUTH | 0 | 0 | 1 | 0 | ||
| SMCLK(6) | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| CPU Status Register Bit SCG1 | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| C6(5) | X | X | X | 1 | ||
| PJ.1/TDI/TCLK/MCLK/ SRSCG0/C7 | 1 | PJ.1 (I/O)(2) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TDI/TCLK(3) (4) | X | X | X | 0 | ||
| N/A | 0 | 0 | 1 | 0 | ||
| MCLK | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| CPU Status Register Bit SCG0 | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| C7(5) | X | X | X | 1 | ||
| PJ.2/TMS/ACLK/ SROSCOFF/C8 | 2 | PJ.2 (I/O)(2) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TMS(3) (4) | X | X | X | 0 | ||
| N/A | 0 | 0 | 1 | 0 | ||
| ACLK | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| CPU Status Register Bit OSCOFF | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| C8(5) | X | X | X | 1 | ||
| PJ.3/TCK/SRCPUOFF/C9 | 3 | PJ.3 (I/O)(2) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TCK(3) (4) | X | X | X | 0 | ||
| N/A | 0 | 0 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| CPU Status Register Bit CPUOFF | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| C9(5) | X | X | X | 1 | ||